URL
https://opencores.org/ocsvn/edge/edge/trunk
Subversion Repositories edge
[/] [edge/] [trunk/] [HW/] [Boards/] [Atlys/] [instruction_memory.v] - Rev 2
Compare with Previous | Blame | View Log
////////////////////////////////////////////////////////////////// // // // Instruction memory system // // // // This file is part of the Edge project // // http://www.opencores.org/project,edge // // // // Description // // Instruction memory system is a wrapper for an IP core // // or unit to be used as memory to embed MIPS instructions. // // The contents of this file are target dependent. // // // // Author(s): // // - Hesham AL-Matary, heshamelmatary@gmail.com // // // ////////////////////////////////////////////////////////////////// // // // Copyright (C) 2014 Authors and OPENCORES.ORG // // // // This source file may be used and distributed without // // restriction provided that this copyright statement is not // // removed from the file and that any derivative work contains // // the original copyright notice and the associated disclaimer. // // // // This source file is free software; you can redistribute it // // and/or modify it under the terms of the GNU Lesser General // // Public License as published by the Free Software Foundation; // // either version 2.1 of the License, or (at your option) any // // later version. // // // // This source is distributed in the hope that it will be // // useful, but WITHOUT ANY WARRANTY; without even the implied // // warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR // // PURPOSE. See the GNU Lesser General Public License for more // // details. // // // // You should have received a copy of the GNU Lesser General // // Public License along with this source; if not, download it // // from http://www.opencores.org/lgpl.shtml // // // ////////////////////////////////////////////////////////////////// module Instruction_Memory ( input CLK, input[31:0] address, output[31:0] dout, input reset ); wire[31:0] addr; wire[31:0] BRAM_ADDR; assign addr = ((address) & 32'hFFFFFFFC)/4 ; assign BRAM_ADDR = (addr <= 512)? addr : 0; ROM32x512 ROM ( .clka(CLK), // input clka .addra(BRAM_ADDR), // input [9 : 0] addra .douta(dout) // output [31 : 0] douta ); endmodule