OpenCores
URL https://opencores.org/ocsvn/esoc/esoc/trunk

Subversion Repositories esoc

[/] [esoc/] [trunk/] [Sources/] [altera/] [esoc_ram_nkx80/] [esoc_ram_8kx80.cmp] - Rev 56

Go to most recent revision | Compare with Previous | Blame | View Log

--Copyright (C) 1991-2011 Altera Corporation
--Your use of Altera Corporation's design tools, logic functions 
--and other software and tools, and its AMPP partner logic 
--functions, and any output files from any of the foregoing 
--(including device programming or simulation files), and any 
--associated documentation or information are expressly subject 
--to the terms and conditions of the Altera Program License 
--Subscription Agreement, Altera MegaCore Function License 
--Agreement, or other applicable license agreement, including, 
--without limitation, that your use is for the sole purpose of 
--programming logic devices manufactured by Altera and sold by 
--Altera or its authorized distributors.  Please refer to the 
--applicable agreement for further details.


component esoc_ram_8kx80
        PORT
        (
                address_a               : IN STD_LOGIC_VECTOR (12 DOWNTO 0);
                address_b               : IN STD_LOGIC_VECTOR (12 DOWNTO 0);
                clock           : IN STD_LOGIC  := '1';
                data_a          : IN STD_LOGIC_VECTOR (79 DOWNTO 0);
                data_b          : IN STD_LOGIC_VECTOR (79 DOWNTO 0);
                rden_a          : IN STD_LOGIC  := '1';
                rden_b          : IN STD_LOGIC  := '1';
                wren_a          : IN STD_LOGIC  := '0';
                wren_b          : IN STD_LOGIC  := '0';
                q_a             : OUT STD_LOGIC_VECTOR (79 DOWNTO 0);
                q_b             : OUT STD_LOGIC_VECTOR (79 DOWNTO 0)
        );
end component;

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.