URL
https://opencores.org/ocsvn/lcd_block/lcd_block/trunk
Subversion Repositories lcd_block
[/] [lcd_block/] [trunk/] [hdl/] [iseProject/] [lcd_wishbone_slave.v] - Rev 13
Go to most recent revision | Compare with Previous | Blame | View Log
`timescale 1ns / 1ps /* Wishbone slave (Verilog 2001) */ module lcd_wishbone_slave( input clk_i, input rst_i, input [1:0] wb_adr_i, input [7:0] wb_dat_i, output [7:0] wb_dat_o, input wb_we_i, input SEL_I0, input wb_stb_i, output wb_ack_o, input CYC_I ); endmodule
Go to most recent revision | Compare with Previous | Blame | View Log