URL
https://opencores.org/ocsvn/light8080/light8080/trunk
Subversion Repositories light8080
[/] [light8080/] [trunk/] [verilog/] [syn/] [altera_c2/] [l80soc.qsf] - Rev 88
Compare with Previous | Blame | View Log
# -------------------------------------------------------------------------- ### Copyright (C) 1991-2010 Altera Corporation# Your use of Altera Corporation's design tools, logic functions# and other software and tools, and its AMPP partner logic# functions, and any output files from any of the foregoing# (including device programming or simulation files), and any# associated documentation or information are expressly subject# to the terms and conditions of the Altera Program License# Subscription Agreement, Altera MegaCore Function License# Agreement, or other applicable license agreement, including,# without limitation, that your use is for the sole purpose of# programming logic devices manufactured by Altera and sold by# Altera or its authorized distributors. Please refer to the# applicable agreement for further details.## -------------------------------------------------------------------------- ### Quartus II# Version 9.1 Build 350 03/24/2010 Service Pack 2 SJ Web Edition# Date created = 15:57:36 February 17, 2012## -------------------------------------------------------------------------- ### Notes:## 1) The default values for assignments are stored in the file:# l80soc_assignment_defaults.qdf# If this file doesn't exist, see file:# assignment_defaults.qdf## 2) Altera recommends that you do not modify this file. This# file is updated automatically by the Quartus II software# and any changes you make may be lost or overwritten.## -------------------------------------------------------------------------- #set_global_assignment -name FAMILY "Cyclone II"set_global_assignment -name DEVICE EP2C8Q208C8set_global_assignment -name TOP_LEVEL_ENTITY l80socset_global_assignment -name ORIGINAL_QUARTUS_VERSION "9.1 SP2"set_global_assignment -name PROJECT_CREATION_TIME_DATE "15:57:36 FEBRUARY 17, 2012"set_global_assignment -name LAST_QUARTUS_VERSION 11.1set_global_assignment -name EDA_SIMULATION_TOOL "Custom Verilog HDL"set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulationset_global_assignment -name EDA_OUTPUT_DATA_FORMAT "VERILOG HDL" -section_id eda_simulationset_global_assignment -name USE_GENERATED_PHYSICAL_CONSTRAINTS OFF -section_id eda_blast_fpgaset_global_assignment -name SEARCH_PATH ..\\..\\rtl\\verilog\\cores\\rs/set_global_assignment -name SEARCH_PATH "c:\\altera\\81\\ip\\altera\\reed_solomon\\lib/"set_global_assignment -name SEARCH_PATH ..\\..\\rtl\\verilog/set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Topset_global_assignment -name PARTITION_COLOR 16764057 -section_id Topset_global_assignment -name LL_ROOT_REGION ON -section_id "Root Region"set_global_assignment -name LL_MEMBER_STATE LOCKED -section_id "Root Region"set_global_assignment -name USE_CONFIGURATION_DEVICE ONset_global_assignment -name FMAX_REQUIREMENT "15 ns"set_global_assignment -name VERILOG_FILE ../../rtl/l80soc.vset_global_assignment -name VERILOG_FILE ../../rtl/intr_ctrl.vset_global_assignment -name VERILOG_FILE ../../rtl/light8080.vset_global_assignment -name VERILOG_FILE ../../rtl/micro_rom.vset_global_assignment -name VERILOG_FILE ../../rtl/ram_image.vset_global_assignment -name VERILOG_FILE ../../rtl/uart.vset_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Topset_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
