URL
https://opencores.org/ocsvn/loadbalancer/loadbalancer/trunk
Subversion Repositories loadbalancer
[/] [loadbalancer/] [trunk/] [LB.flow.rpt] - Rev 2
Compare with Previous | Blame | View Log
Flow report for LBSun Jan 10 21:13:57 2010Quartus II Version 7.2 Build 207 03/18/2008 Service Pack 3 SJ Full Version---------------------; Table of Contents ;---------------------1. Legal Notice2. Flow Summary3. Flow Settings4. Flow Non-Default Global Settings5. Flow Elapsed Time6. Flow Log----------------; Legal Notice ;----------------Copyright (C) 1991-2007 Altera CorporationYour use of Altera Corporation's design tools, logic functionsand other software and tools, and its AMPP partner logicfunctions, and any output files from any of the foregoing(including device programming or simulation files), and anyassociated documentation or information are expressly subjectto the terms and conditions of the Altera Program LicenseSubscription Agreement, Altera MegaCore Function LicenseAgreement, or other applicable license agreement, including,without limitation, that your use is for the sole purpose ofprogramming logic devices manufactured by Altera and sold byAltera or its authorized distributors. Please refer to theapplicable agreement for further details.+-------------------------------------------------------------------------------+; Flow Summary ;+-------------------------------+-----------------------------------------------+; Flow Status ; Successful - Sun Jan 10 21:13:56 2010 ;; Quartus II Version ; 7.2 Build 207 03/18/2008 SP 3 SJ Full Version ;; Revision Name ; LB ;; Top-level Entity Name ; LB ;; Family ; Stratix II ;; Met timing requirements ; Yes ;; Logic utilization ; 8 % ;; Combinational ALUTs ; 524 / 12,480 ( 4 % ) ;; Dedicated logic registers ; 870 / 12,480 ( 7 % ) ;; Total registers ; 870 ;; Total pins ; 145 / 343 ( 42 % ) ;; Total virtual pins ; 0 ;; Total block memory bits ; 154,560 / 419,328 ( 37 % ) ;; DSP block 9-bit elements ; 0 / 96 ( 0 % ) ;; Total PLLs ; 0 / 6 ( 0 % ) ;; Total DLLs ; 0 / 2 ( 0 % ) ;; Device ; EP2S15F484C3 ;; Timing Models ; Final ;+-------------------------------+-----------------------------------------------++-----------------------------------------+; Flow Settings ;+-------------------+---------------------+; Option ; Setting ;+-------------------+---------------------+; Start date & time ; 01/10/2010 21:10:54 ;; Main task ; Compilation ;; Revision Name ; LB ;+-------------------+---------------------++-----------------------------------------------------------------------------------------+; Flow Non-Default Global Settings ;+------------------------------------+---------+---------------+-------------+------------+; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;+------------------------------------+---------+---------------+-------------+------------+; FMAX_REQUIREMENT ; 125 MHz ; -- ; -- ; -- ;; PARTITION_COLOR ; 2147039 ; -- ; -- ; Top ;; PARTITION_NETLIST_TYPE ; SOURCE ; -- ; -- ; Top ;; USE_GENERATED_PHYSICAL_CONSTRAINTS ; Off ; -- ; -- ; eda_palace ;+------------------------------------+---------+---------------+-------------+------------++------------------------------------------------------------------+; Flow Elapsed Time ;+-------------------------+--------------+-------------------------+; Module Name ; Elapsed Time ; Average Processors Used ;+-------------------------+--------------+-------------------------+; Analysis & Synthesis ; 00:00:48 ; 1.0 ;; Fitter ; 00:01:11 ; 1.0 ;; Assembler ; 00:00:34 ; 1.0 ;; Classic Timing Analyzer ; 00:00:08 ; 1.0 ;; Total ; 00:02:41 ; -- ;+-------------------------+--------------+-------------------------+------------; Flow Log ;------------quartus_map --read_settings_files=on --write_settings_files=off LB -c LBquartus_fit --read_settings_files=off --write_settings_files=off LB -c LBquartus_asm --read_settings_files=off --write_settings_files=off LB -c LBquartus_tan --read_settings_files=off --write_settings_files=off LB -c LB --timing_analysis_only
