OpenCores
URL https://opencores.org/ocsvn/lq057q3dc02/lq057q3dc02/trunk

Subversion Repositories lq057q3dc02

[/] [lq057q3dc02/] [trunk/] [implement/] [results/] [lq057q3dc02_top.mrp] - Rev 46

Go to most recent revision | Compare with Previous | Blame | View Log

Release 9.2.04i Map J.40
Xilinx Mapping Report File for Design 'lq057q3dc02_top'

Design Information
------------------
Command Line   : map -ol high -timing -pr b lq057q3dc02_top.ngd -o
lq057q3dc02_top.ncd lq057q3dc02_top.pcf 
Target Device  : xc2vp30
Target Package : ff896
Target Speed   : -7
Mapper Version : virtex2p -- $Revision: 1.3 $
Mapped Date    : Sun Nov 09 22:13:35 2008

Design Summary
--------------
Number of errors:      0
Number of warnings:    2
Logic Utilization:
  Number of Slice Flip Flops:          66 out of  27,392    1%
  Number of 4 input LUTs:             189 out of  27,392    1%
Logic Distribution:
  Number of occupied Slices:          127 out of  13,696    1%
Total Number of 4 input LUTs:            197 out of  27,392    1%
  Number used as logic:               189
  Number used as a route-thru:          8

  Number of bonded IOBs:               27 out of     556    4%
    IOB Flip Flops:                     1
  Number of PPC405s:                   0 out of       2    0%
  Number of Block RAMs:                87 out of     136   63%
  Number of GCLKs:                      2 out of      16   12%
  Number of DCMs:                       1 out of       8   12%
  Number of GTs:                        0 out of       8    0%
  Number of GT10s:                      0 out of       0    0%

Total equivalent gate count for design:  5,710,614
Additional JTAG gate count for IOBs:  1,296
Peak Memory Usage:  228 MB
Total REAL time to MAP completion:  24 secs 
Total CPU time to MAP completion:   20 secs 

Table of Contents
-----------------
Section 1 - Errors
Section 2 - Warnings
Section 3 - Informational
Section 4 - Removed Logic Summary
Section 5 - Removed Logic
Section 6 - IOB Properties
Section 7 - RPMs
Section 8 - Guide Report
Section 9 - Area Group and Partition Summary
Section 10 - Modular Design Summary
Section 11 - Timing Report
Section 12 - Configuration String Information
Section 13 - Control Set Information

Section 1 - Errors
------------------

Section 2 - Warnings
--------------------
WARNING:LIT:243 - Logical network N1 has no load.
WARNING:LIT:395 - The above warning message base_net_load_rule is repeated 8
   more times for the following (max. 5 shown):
   N2,
   DCM_LCD_CLK/CLKFX_OUT,
   DCM_LCD_CLK/N0,
   IMAGE/N136,
   V_C/VSYNCx_C/N42
   To see the details of these warning messages, please use the -detail switch.

Section 3 - Informational
-------------------------
INFO:MapLib:562 - No environment variables are currently set.
INFO:MapLib:863 - The following Virtex BUFG(s) is/are being retargeted to
   Virtex2 BUFGMUX(s) with input tied to I0 and Select pin tied to constant 0:
   BUFG symbol "DCM_LCD_CLK/CLK0_BUFG_INST" (output
   signal=DCM_LCD_CLK/CLK0_OUT),
   BUFG symbol "DCM_LCD_CLK/CLKDV_BUFG_INST" (output signal=CLK_LCD_OBUF),
   BUFG symbol "DCM_LCD_CLK/CLKFX_BUFG_INST" (output
   signal=DCM_LCD_CLK/CLKFX_OUT)
INFO:MapLib:159 - Net Timing constraints on signal CLK_100M_PAD are pushed
   forward through input buffer.
INFO:LIT:244 - All of the single ended outputs in this design are using slew
   rate limited output drivers. The delay on speed critical single ended outputs
   can be dramatically reduced by designating them as fast outputs in the
   schematic.
INFO:Pack:1716 - Initializing temperature to 85.000 Celsius. (default - Range:
   -40.000 to 100.000 Celsius)
INFO:Pack:1720 - Initializing voltage to 1.400 Volts. (default - Range: 1.400 to
   1.600 Volts)
INFO:Pack:1650 - Map created a placed design.

Section 4 - Removed Logic Summary
---------------------------------
  15 block(s) removed
  14 block(s) optimized away
  10 signal(s) removed

Section 5 - Removed Logic
-------------------------

The trimmed logic report below shows the logic removed from your design due to
sourceless or loadless signals, and VCC or ground connections.  If the removal
of a signal or symbol results in the subsequent removal of an additional signal
or symbol, the message explaining that second removal will be indented.  This
indentation will be repeated as a chain of related logic is removed.

To quickly locate the original cause for the removal of a chain of logic, look
above the place where that logic is listed in the trimming report, then locate
the lines that are least indented (begin at the leftmost edge).

The signal "N1" is loadless and has been removed.
 Loadless block "XST_GND" (ZERO) removed.
The signal "N2" is loadless and has been removed.
 Loadless block "XST_VCC" (ONE) removed.
The signal "DCM_LCD_CLK/CLKFX_OUT" is sourceless and has been removed.
The signal "DCM_LCD_CLK/CLKFX_BUF" is sourceless and has been removed.
 Sourceless block "DCM_LCD_CLK/CLKFX_BUFG_INST" (CKBUF) removed.
The signal "DCM_LCD_CLK/N0" is sourceless and has been removed.
The signal "IMAGE/N136" is sourceless and has been removed.
The signal "V_C/VSYNCx_C/N42" is sourceless and has been removed.
The signal "V_C/CLK_LCD_CYCLE_Cntr/N119" is sourceless and has been removed.
The signal "V_C/ENAB_C/N65" is sourceless and has been removed.
The signal "V_C/ENAB_C/N66" is sourceless and has been removed.
Unused block "DCM_LCD_CLK/XST_VCC" (ONE) removed.
Unused block "IMAGE/XST_VCC" (ONE) removed.
Unused block "IMAGE/image_BLUE_data/GND" (ZERO) removed.
Unused block "IMAGE/image_BLUE_data/VCC" (ONE) removed.
Unused block "IMAGE/image_GREEN_data/GND" (ZERO) removed.
Unused block "IMAGE/image_GREEN_data/VCC" (ONE) removed.
Unused block "IMAGE/image_RED_data/GND" (ZERO) removed.
Unused block "IMAGE/image_RED_data/VCC" (ONE) removed.
Unused block "V_C/CLK_LCD_CYCLE_Cntr/XST_VCC" (ONE) removed.
Unused block "V_C/ENAB_C/XST_GND" (ZERO) removed.
Unused block "V_C/ENAB_C/XST_VCC" (ONE) removed.
Unused block "V_C/VSYNCx_C/XST_VCC" (ONE) removed.

Optimized Block(s):
TYPE            BLOCK
GND             DCM_LCD_CLK/XST_GND
GND             IMAGE/XST_GND
GND             IMAGE/image_BLUE_data/BU2/XST_GND
VCC             IMAGE/image_BLUE_data/BU2/XST_VCC
GND             IMAGE/image_GREEN_data/BU2/XST_GND
VCC             IMAGE/image_GREEN_data/BU2/XST_VCC
GND             IMAGE/image_RED_data/BU2/XST_GND
VCC             IMAGE/image_RED_data/BU2/XST_VCC
GND             V_C/CLK_LCD_CYCLE_Cntr/XST_GND
GND             V_C/HSYNCx_C/XST_GND
VCC             V_C/HSYNCx_C/XST_VCC
GND             V_C/VSYNCx_C/XST_GND
GND             V_C/XST_GND
VCC             V_C/XST_VCC

To enable printing of redundant blocks removed and signals merged, set the
detailed map report option and rerun map.

Section 6 - IOB Properties
--------------------------

+------------------------------------------------------------------------------------------------------------------------+
| IOB Name                           | Type    | Direction | IO Standard | Drive    | Slew | Reg (s)  | Resistor | IOB   |
|                                    |         |           |             | Strength | Rate |          |          | Delay |
+------------------------------------------------------------------------------------------------------------------------+
| B<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| B<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| B<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| B<3>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| B<4>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| B<5>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| CLK_100M_PAD                       | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       |
| CLK_LCD                            | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| ENAB                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW | OFF1     |          |       |
| G<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| G<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| G<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| G<3>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| G<4>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| G<5>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| HSYNCx                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<0>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<1>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<2>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<3>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<4>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| R<5>                               | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| RL                                 | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| RSTx                               | IOB     | INPUT     | LVCMOS25    |          |      |          |          |       |
| UD                                 | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| VQ                                 | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
| VSYNCx                             | IOB     | OUTPUT    | LVCMOS25    | 12       | SLOW |          |          |       |
+------------------------------------------------------------------------------------------------------------------------+

Section 7 - RPMs
----------------

Section 8 - Guide Report
------------------------
Guide not run on this design.

Section 9 - Area Group and Partition Summary
--------------------------------------------

Partition Implementation Status
-------------------------------

  No Partitions were found in this design.

-------------------------------

Area Group Information
----------------------

  No area groups were found in this design.

----------------------

Section 10 - Modular Design Summary
-----------------------------------
Modular Design not used for this design.

Section 11 - Timing Report
--------------------------
INFO:Timing:3284 - This timing report was generated using estimated delay 
   information.  For accurate numbers, please refer to the post Place and Route 
   timing report.
Number of Timing Constraints that were not applied: 2

Asterisk (*) preceding a constraint indicates it was not met.
   This may be due to a setup or hold violation.

------------------------------------------------------------------------------------------------------
  Constraint                                |  Check  | Worst Case |  Best Case | Timing |   Timing   
                                            |         |    Slack   | Achievable | Errors |    Score   
------------------------------------------------------------------------------------------------------
  PERIOD analysis for net "DCM_LCD_CLK/CLKD | SETUP   |   154.254ns|     5.746ns|       0|           0
  V_BUF" derived from  NET "DCM_LCD_CLK/CLK | HOLD    |     0.608ns|            |       0|           0
  IN_IBUFG_OUT" PERIOD = 10 ns HIGH 50%  mu |         |            |            |        |            
  ltiplied by 16.00 and duty cycle correcte |         |            |            |        |            
  d to 160 nS  HIGH 80 nS                   |         |            |            |        |            
------------------------------------------------------------------------------------------------------
  NET "DCM_LCD_CLK/CLKIN_IBUFG_OUT" PERIOD  | N/A     |         N/A|         N/A|     N/A|         N/A
  = 10 ns HIGH 50%                          |         |            |            |        |            
------------------------------------------------------------------------------------------------------
  NET "CLK_LCD" PERIOD = 160 ns HIGH 50%    | N/A     |         N/A|         N/A|     N/A|         N/A
------------------------------------------------------------------------------------------------------


All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints list may indicate that the 
   constraint does not cover any paths or that it has no requested value.



Section 12 - Configuration String Details
-----------------------------------------
Use the "-detail" map option to print out Configuration Strings

Section 13 - Control Set Information
------------------------------------
No control set information for this architecture.

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.