OpenCores
URL https://opencores.org/ocsvn/minirisc/minirisc/trunk

Subversion Repositories minirisc

[/] [minirisc/] [trunk/] [sim/] [run] - Rev 9

Go to most recent revision | Compare with Previous | Blame | View Log

#!/bin/csh

ncverilog                                                       \
                +define+TEST_BENCH                              \
                                                                \
                ../verilog/core/alu.v                           \
                ../verilog/core/presclr_wdt.v                   \
                ../verilog/core/risc_core.v                     \
                ../verilog/core/primitives.v                    \
                ../verilog/core/register_file.v                 \
                ../verilog/core/risc_core_top.v                 \
                ../verilog/testbench/prog_mem.v                 \
                ../verilog/testbench/test.v                     \
                                                                        \
                ../../generic_memories/rtl/verilog/generic_spram.v      \
                ../../generic_memories/rtl/verilog/generic_dpram.v

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.