URL
https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk
Subversion Repositories mod_sim_exp
[/] [mod_sim_exp/] [trunk/] [syn/] [xilinx/] [src/] [operands_sp.xco] - Rev 94
Compare with Previous | Blame | View Log
################################################################ Xilinx Core Generator version 14.4# Date: Tue Jul 2 16:44:14 2013################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# Generated from component: xilinx.com:ip:blk_mem_gen:7.3################################################################# BEGIN Project OptionsSET addpads = falseSET asysymbol = trueSET busformat = BusFormatAngleBracketNotRippedSET createndf = falseSET designentry = VHDLSET device = xc7z020SET devicefamily = zynqSET flowvendor = Foundation_ISESET formalverification = falseSET foundationsym = falseSET implementationfiletype = NgcSET package = clg484SET removerpms = falseSET simulationfiles = BehavioralSET speedgrade = -1SET verilogsim = falseSET vhdlsim = true# END Project Options# BEGIN SelectSELECT Block_Memory_Generator xilinx.com:ip:blk_mem_gen:7.3# END Select# BEGIN ParametersCSET additional_inputs_for_power_estimation=falseCSET algorithm=Minimum_AreaCSET assume_synchronous_clk=falseCSET axi_id_width=4CSET axi_slave_type=Memory_SlaveCSET axi_type=AXI4_FullCSET byte_size=9CSET coe_file=no_coe_file_loadedCSET collision_warnings=ALLCSET component_name=operands_spCSET disable_collision_warnings=falseCSET disable_out_of_range_warnings=falseCSET ecc=falseCSET ecctype=No_ECCCSET enable_32bit_address=falseCSET enable_a=Always_EnabledCSET enable_b=Always_EnabledCSET error_injection_type=Single_Bit_Error_InjectionCSET fill_remaining_memory_locations=falseCSET interface_type=NativeCSET load_init_file=falseCSET mem_file=no_Mem_file_loadedCSET memory_type=Single_Port_RAMCSET operating_mode_a=WRITE_FIRSTCSET operating_mode_b=WRITE_FIRSTCSET output_reset_value_a=0CSET output_reset_value_b=0CSET pipeline_stages=0CSET port_a_clock=100CSET port_a_enable_rate=100CSET port_a_write_rate=50CSET port_b_clock=100CSET port_b_enable_rate=100CSET port_b_write_rate=50CSET primitive=8kx2CSET read_width_a=512CSET read_width_b=32CSET register_porta_input_of_softecc=falseCSET register_porta_output_of_memory_core=falseCSET register_porta_output_of_memory_primitives=falseCSET register_portb_output_of_memory_core=falseCSET register_portb_output_of_memory_primitives=falseCSET register_portb_output_of_softecc=falseCSET remaining_memory_locations=0CSET reset_memory_latch_a=falseCSET reset_memory_latch_b=falseCSET reset_priority_a=CECSET reset_priority_b=CECSET reset_type=SYNCCSET softecc=falseCSET use_axi_id=falseCSET use_bram_block=Stand_AloneCSET use_byte_write_enable=falseCSET use_error_injection_pins=falseCSET use_regcea_pin=falseCSET use_regceb_pin=falseCSET use_rsta_pin=falseCSET use_rstb_pin=falseCSET write_depth_a=32CSET write_width_a=32CSET write_width_b=32# END Parameters# BEGIN Extra informationMISC pkg_timestamp=2012-11-19T16:22:25Z# END Extra informationGENERATE# CRC: 1a5b155a
