URL
https://opencores.org/ocsvn/mpdma/mpdma/trunk
Subversion Repositories mpdma
[/] [mpdma/] [trunk/] [system.mhs] - Rev 28
Compare with Previous | Blame | View Log
# ############################################################################### Created by Base System Builder Wizard for Xilinx EDK 7.1.2 Build EDK_H.12.5.1# Thu Oct 19 14:57:41 2006# Target Board: Xilinx XUP Virtex-II Pro Development System Rev C# Family: virtex2p# Device: xc2vp30# Package: ff896# Speed Grade: -7# Processor: Microblaze# System clock frequency: 100.000000 MHz# Debug interface: On-Chip HW Debug Module# On Chip Memory : 64 KB# Total Off Chip Memory : 256 MB# - DDR_SDRAM_32Mx64 Single Rank = 256 MB# ##############################################################################PARAMETER VERSION = 2.1.0PORT fpga_0_RS232_Uart_1_RX_pin = fpga_0_RS232_Uart_1_RX, DIR = INPUTPORT fpga_0_RS232_Uart_1_TX_pin = fpga_0_RS232_Uart_1_TX, DIR = OUTPUTPORT fpga_0_SysACE_CompactFlash_SysACE_CLK_pin = fpga_0_SysACE_CompactFlash_SysACE_CLK, DIR = INPUTPORT fpga_0_SysACE_CompactFlash_SysACE_MPA_pin = fpga_0_SysACE_CompactFlash_SysACE_MPA, VEC = [6:0], DIR = OUTPUTPORT fpga_0_SysACE_CompactFlash_SysACE_MPD_pin = fpga_0_SysACE_CompactFlash_SysACE_MPD, VEC = [15:0], DIR = INOUTPORT fpga_0_SysACE_CompactFlash_SysACE_CEN_pin = fpga_0_SysACE_CompactFlash_SysACE_CEN, DIR = OUTPUTPORT fpga_0_SysACE_CompactFlash_SysACE_OEN_pin = fpga_0_SysACE_CompactFlash_SysACE_OEN, DIR = OUTPUTPORT fpga_0_SysACE_CompactFlash_SysACE_WEN_pin = fpga_0_SysACE_CompactFlash_SysACE_WEN, DIR = OUTPUTPORT fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin = fpga_0_SysACE_CompactFlash_SysACE_MPIRQ, DIR = INPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clk_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clk, VEC = [0:2], DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clkn_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clkn, VEC = [0:2], DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Addr_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Addr, VEC = [0:12], DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_BankAddr_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_BankAddr, VEC = [0:1], DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CASn_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CASn, DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_RASn_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_RASn, DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_WEn_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_WEn, DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DM_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DM, VEC = [0:7], DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQS_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQS, VEC = [0:7], DIR = INOUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQ_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQ, VEC = [0:63], DIR = INOUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CKE_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CKE, DIR = OUTPUTPORT fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CSn_pin = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CSn, DIR = OUTPUTPORT fpga_0_DDR_CLK_FB = ddr_feedback_s, DIR = INPUTPORT fpga_0_DDR_CLK_FB_OUT = ddr_clk_feedback_out_s, DIR = OUTPUTPORT sys_clk_pin = dcm_clk_s, DIR = INPUT, SIGIS = DCMCLKPORT sys_rst_pin = sys_rst_s, DIR = INPUTBEGIN microblazePARAMETER INSTANCE = microblaze_0PARAMETER HW_VER = 4.00.aPARAMETER C_DEBUG_ENABLED = 1PARAMETER C_NUMBER_OF_PC_BRK = 2PARAMETER C_NUMBER_OF_RD_ADDR_BRK = 1PARAMETER C_NUMBER_OF_WR_ADDR_BRK = 1PARAMETER C_FSL_LINKS = 1BUS_INTERFACE DLMB = dlmb0BUS_INTERFACE ILMB = ilmb0BUS_INTERFACE DOPB = mb_opbBUS_INTERFACE IOPB = mb_opbBUS_INTERFACE MFSL0 = fsl0mBUS_INTERFACE SFSL0 = fsl0sPORT CLK = sys_clk_sPORT DBG_CAPTURE = DBG_CAPTURE_sPORT DBG_CLK = DBG_CLK_sPORT DBG_REG_EN = DBG_REG_EN_sPORT DBG_TDI = DBG_TDI_sPORT DBG_TDO = DBG_TDO_sPORT DBG_UPDATE = DBG_UPDATE_sENDBEGIN microblazePARAMETER INSTANCE = microblaze_1PARAMETER HW_VER = 4.00.aPARAMETER C_DEBUG_ENABLED = 1PARAMETER C_NUMBER_OF_PC_BRK = 2PARAMETER C_NUMBER_OF_RD_ADDR_BRK = 1PARAMETER C_NUMBER_OF_WR_ADDR_BRK = 1PARAMETER C_FSL_LINKS = 1BUS_INTERFACE DLMB = dlmb1BUS_INTERFACE ILMB = ilmb1BUS_INTERFACE DOPB = mb_opbBUS_INTERFACE IOPB = mb_opbBUS_INTERFACE SFSL0 = fsl1sBUS_INTERFACE MFSL0 = fsl1mENDBEGIN microblazePARAMETER INSTANCE = microblaze_2PARAMETER HW_VER = 4.00.aPARAMETER C_DEBUG_ENABLED = 1PARAMETER C_NUMBER_OF_PC_BRK = 2PARAMETER C_NUMBER_OF_RD_ADDR_BRK = 1PARAMETER C_NUMBER_OF_WR_ADDR_BRK = 1PARAMETER C_FSL_LINKS = 1BUS_INTERFACE DLMB = dlmb2BUS_INTERFACE ILMB = ilmb2BUS_INTERFACE DOPB = mb_opbBUS_INTERFACE IOPB = mb_opbBUS_INTERFACE SFSL0 = fsl2sBUS_INTERFACE MFSL0 = fsl2mPORT CLK = sys_clk_sENDBEGIN microblazePARAMETER INSTANCE = microblaze_3PARAMETER HW_VER = 4.00.aPARAMETER C_FSL_LINKS = 1BUS_INTERFACE DOPB = mb_opbBUS_INTERFACE IOPB = mb_opbBUS_INTERFACE DLMB = dlmb3BUS_INTERFACE ILMB = ilmb3BUS_INTERFACE SFSL0 = fsl3sBUS_INTERFACE MFSL0 = fsl3mENDBEGIN opb_v20PARAMETER INSTANCE = mb_opbPARAMETER HW_VER = 1.10.cPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT OPB_Clk = sys_clk_sENDBEGIN opb_mdmPARAMETER INSTANCE = debug_modulePARAMETER HW_VER = 2.00.aPARAMETER C_MB_DBG_PORTS = 1PARAMETER C_USE_UART = 1PARAMETER C_UART_WIDTH = 8PARAMETER C_BASEADDR = 0x41400000PARAMETER C_HIGHADDR = 0x4140ffffBUS_INTERFACE SOPB = mb_opbPORT OPB_Clk = sys_clk_sPORT DBG_CAPTURE_0 = DBG_CAPTURE_sPORT DBG_CLK_0 = DBG_CLK_sPORT DBG_REG_EN_0 = DBG_REG_EN_sPORT DBG_TDI_0 = DBG_TDI_sPORT DBG_TDO_0 = DBG_TDO_sPORT DBG_UPDATE_0 = DBG_UPDATE_sENDBEGIN lmb_v10PARAMETER INSTANCE = ilmb0PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = dlmb0PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = ilmb1PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = dlmb1PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = ilmb2PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = dlmb2PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = ilmb3PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN lmb_v10PARAMETER INSTANCE = dlmb3PARAMETER HW_VER = 1.00.aPARAMETER C_EXT_RESET_HIGH = 0PORT SYS_Rst = sys_rst_sPORT LMB_Clk = sys_clk_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl0mPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl0sPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl1mPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl1sPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl2mPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl2sPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl3mPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN fsl_v20PARAMETER INSTANCE = fsl3sPARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0PARAMETER C_FSL_DEPTH = 128PORT FSL_Clk = sys_clk_sPORT SYS_Rst = sys_rst_sENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = dlmb_cntlr0PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x0000ffffBUS_INTERFACE SLMB = dlmb0BUS_INTERFACE BRAM_PORT = dlmb_port0ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = ilmb_cntlr0PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x0000ffffBUS_INTERFACE SLMB = ilmb0BUS_INTERFACE BRAM_PORT = ilmb_port0ENDBEGIN bram_blockPARAMETER INSTANCE = lmb_bram0PARAMETER HW_VER = 1.00.aBUS_INTERFACE PORTA = ilmb_port0BUS_INTERFACE PORTB = dlmb_port0ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = dlmb_cntlr1PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE SLMB = dlmb1BUS_INTERFACE BRAM_PORT = dmb_port1ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = ilmb_cntlr1PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE SLMB = ilmb1BUS_INTERFACE BRAM_PORT = ilmb_port1ENDBEGIN bram_blockPARAMETER INSTANCE = lmb_bram1PARAMETER HW_VER = 1.00.aBUS_INTERFACE PORTA = ilmb_port1BUS_INTERFACE PORTB = dmb_port1ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = dlmb_cntlr2PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE SLMB = dlmb2BUS_INTERFACE BRAM_PORT = dlmb_port2ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = ilmb_cntlr2PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE SLMB = ilmb2BUS_INTERFACE BRAM_PORT = ilmb_port2ENDBEGIN bram_blockPARAMETER INSTANCE = lmb_bram2PARAMETER HW_VER = 1.00.aBUS_INTERFACE PORTA = ilmb_port2BUS_INTERFACE PORTB = dlmb_port2ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = dlmb_cntlr3PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE BRAM_PORT = dlmb_port3BUS_INTERFACE SLMB = dlmb3ENDBEGIN lmb_bram_if_cntlrPARAMETER INSTANCE = ilmb_cntlr3PARAMETER HW_VER = 1.00.bPARAMETER C_BASEADDR = 0x00000000PARAMETER C_HIGHADDR = 0x00001fffBUS_INTERFACE BRAM_PORT = ilmb_port3BUS_INTERFACE SLMB = ilmb3ENDBEGIN bram_blockPARAMETER INSTANCE = lmb_bram3PARAMETER HW_VER = 1.00.aBUS_INTERFACE PORTA = ilmb_port3BUS_INTERFACE PORTB = dlmb_port3ENDBEGIN opb_uartlitePARAMETER INSTANCE = RS232_Uart_1PARAMETER HW_VER = 1.00.bPARAMETER C_BAUDRATE = 9600PARAMETER C_DATA_BITS = 8PARAMETER C_ODD_PARITY = 0PARAMETER C_USE_PARITY = 0PARAMETER C_CLK_FREQ = 100000000PARAMETER C_BASEADDR = 0x40600000PARAMETER C_HIGHADDR = 0x4060ffffBUS_INTERFACE SOPB = mb_opbPORT OPB_Clk = sys_clk_sPORT RX = fpga_0_RS232_Uart_1_RXPORT TX = fpga_0_RS232_Uart_1_TXENDBEGIN opb_sysacePARAMETER INSTANCE = SysACE_CompactFlashPARAMETER HW_VER = 1.00.cPARAMETER C_MEM_WIDTH = 16PARAMETER C_BASEADDR = 0x41800000PARAMETER C_HIGHADDR = 0x4180ffffBUS_INTERFACE SOPB = mb_opbPORT OPB_Clk = sys_clk_sPORT SysACE_CLK = fpga_0_SysACE_CompactFlash_SysACE_CLKPORT SysACE_MPA = fpga_0_SysACE_CompactFlash_SysACE_MPAPORT SysACE_MPD = fpga_0_SysACE_CompactFlash_SysACE_MPDPORT SysACE_CEN = fpga_0_SysACE_CompactFlash_SysACE_CENPORT SysACE_OEN = fpga_0_SysACE_CompactFlash_SysACE_OENPORT SysACE_WEN = fpga_0_SysACE_CompactFlash_SysACE_WENPORT SysACE_MPIRQ = fpga_0_SysACE_CompactFlash_SysACE_MPIRQENDBEGIN opb_ddrPARAMETER INSTANCE = DDR_256MB_32MX64_rank1_row13_col10_cl2_5PARAMETER HW_VER = 2.00.bPARAMETER C_OPB_CLK_PERIOD_PS = 10000PARAMETER C_NUM_BANKS_MEM = 1PARAMETER C_NUM_CLK_PAIRS = 4PARAMETER C_REG_DIMM = 0PARAMETER C_DDR_TMRD = 20000PARAMETER C_DDR_TWR = 20000PARAMETER C_DDR_TRAS = 60000PARAMETER C_DDR_TRC = 90000PARAMETER C_DDR_TRFC = 100000PARAMETER C_DDR_TRCD = 30000PARAMETER C_DDR_TRRD = 20000PARAMETER C_DDR_TRP = 30000PARAMETER C_DDR_TREFC = 70300000PARAMETER C_DDR_AWIDTH = 13PARAMETER C_DDR_COL_AWIDTH = 10PARAMETER C_DDR_BANK_AWIDTH = 2PARAMETER C_DDR_DWIDTH = 64PARAMETER C_MEM0_BASEADDR = 0x30000000PARAMETER C_MEM0_HIGHADDR = 0x3fffffffBUS_INTERFACE SOPB = mb_opbPORT OPB_Clk = sys_clk_sPORT DDR_Addr = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_AddrPORT DDR_BankAddr = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_BankAddrPORT DDR_CASn = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CASnPORT DDR_CKE = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CKEPORT DDR_CSn = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_CSnPORT DDR_RASn = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_RASnPORT DDR_WEn = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_WEnPORT DDR_DM = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DMPORT DDR_DQS = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQSPORT DDR_DQ = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_DQPORT DDR_Clk = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clk & ddr_clk_feedback_out_sPORT DDR_Clkn = fpga_0_DDR_256MB_32MX64_rank1_row13_col10_cl2_5_DDR_Clkn & 0b0PORT Device_Clk90_in = clk_90_sPORT Device_Clk90_in_n = clk_90_n_sPORT Device_Clk = sys_clk_sPORT Device_Clk_n = sys_clk_n_sPORT DDR_Clk90_in = ddr_clk_90_sPORT DDR_Clk90_in_n = ddr_clk_90_n_sENDBEGIN util_vector_logicPARAMETER INSTANCE = sysclk_invPARAMETER HW_VER = 1.00.aPARAMETER C_SIZE = 1PARAMETER C_OPERATION = notPORT Op1 = sys_clk_sPORT Res = sys_clk_n_sENDBEGIN util_vector_logicPARAMETER INSTANCE = clk90_invPARAMETER HW_VER = 1.00.aPARAMETER C_SIZE = 1PARAMETER C_OPERATION = notPORT Op1 = clk_90_sPORT Res = clk_90_n_sENDBEGIN util_vector_logicPARAMETER INSTANCE = ddr_clk90_invPARAMETER HW_VER = 1.00.aPARAMETER C_SIZE = 1PARAMETER C_OPERATION = notPORT Op1 = ddr_clk_90_sPORT Res = ddr_clk_90_n_sENDBEGIN dcm_modulePARAMETER INSTANCE = dcm_0PARAMETER HW_VER = 1.00.aPARAMETER C_CLK0_BUF = TRUEPARAMETER C_CLK90_BUF = TRUEPARAMETER C_CLKIN_PERIOD = 10.000000PARAMETER C_CLK_FEEDBACK = 1XPARAMETER C_EXT_RESET_HIGH = 1PORT CLKIN = dcm_clk_sPORT CLK0 = sys_clk_sPORT CLK90 = clk_90_sPORT CLKFB = sys_clk_sPORT RST = net_gndPORT LOCKED = dcm_0_lockENDBEGIN dcm_modulePARAMETER INSTANCE = dcm_1PARAMETER HW_VER = 1.00.aPARAMETER C_CLK0_BUF = TRUEPARAMETER C_CLK90_BUF = TRUEPARAMETER C_CLKIN_PERIOD = 10.000000PARAMETER C_CLK_FEEDBACK = 1XPARAMETER C_PHASE_SHIFT = 60PARAMETER C_CLKOUT_PHASE_SHIFT = FIXEDPARAMETER C_EXT_RESET_HIGH = 0PORT CLKIN = ddr_feedback_sPORT CLK90 = ddr_clk_90_sPORT CLK0 = dcm_1_FBPORT CLKFB = dcm_1_FBPORT RST = dcm_0_lockPORT LOCKED = dcm_1_lockENDBEGIN fifo_linkPARAMETER INSTANCE = fifo01PARAMETER HW_VER = 1.00.aBUS_INTERFACE SFSL = fsl0mBUS_INTERFACE MFSL = fsl1sENDBEGIN fifo_linkPARAMETER INSTANCE = fifo12PARAMETER HW_VER = 1.00.aBUS_INTERFACE SFSL = fsl1mBUS_INTERFACE MFSL = fsl2sENDBEGIN fifo_linkPARAMETER INSTANCE = fifo23PARAMETER HW_VER = 1.00.aBUS_INTERFACE SFSL = fsl2mBUS_INTERFACE MFSL = fsl3sENDBEGIN fifo_linkPARAMETER INSTANCE = fifo30PARAMETER HW_VER = 1.00.aBUS_INTERFACE SFSL = fsl3mBUS_INTERFACE MFSL = fsl0sEND
