URL
https://opencores.org/ocsvn/openmsp430/openmsp430/trunk
Subversion Repositories openmsp430
[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [src/] [template_periph_8b.s43] - Rev 111
Go to most recent revision | Compare with Previous | Blame | View Log
/*===========================================================================*//* Copyright (C) 2001 Authors *//* *//* This source file may be used and distributed without restriction provided *//* that this copyright statement is not removed from the file and that any *//* derivative work contains the original copyright notice and the associated *//* disclaimer. *//* *//* This source file is free software; you can redistribute it and/or modify *//* it under the terms of the GNU Lesser General Public License as published *//* by the Free Software Foundation; either version 2.1 of the License, or *//* (at your option) any later version. *//* *//* This source is distributed in the hope that it will be useful, but WITHOUT*//* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or *//* FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public *//* License for more details. *//* *//* You should have received a copy of the GNU Lesser General Public License *//* along with this source; if not, write to the Free Software Foundation, *//* Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA *//* *//*===========================================================================*//* 8 BIT PERIPHERAL TEMPLATE *//*---------------------------------------------------------------------------*//* Test the 8 bit peripheral template: *//* - Read/Write register access. *//* *//* Author(s): *//* - Olivier Girard, olgirard@gmail.com *//* *//*---------------------------------------------------------------------------*//* $Rev: 111 $ *//* $LastChangedBy: olivier.girard $ *//* $LastChangedDate: 2011-05-20 22:39:02 +0200 (Fri, 20 May 2011) $ *//*===========================================================================*/.global main.set DMEM_BASE, (__data_start ).set DMEM_200, (__data_start+0x00).set DMEM_201, (__data_start+0x01).set DMEM_202, (__data_start+0x02).set DMEM_203, (__data_start+0x03).set DMEM_204, (__data_start+0x04).set DMEM_205, (__data_start+0x05).set DMEM_206, (__data_start+0x06).set DMEM_207, (__data_start+0x07).set CNTRL1, 0x0090.set CNTRL2, 0x0091.set CNTRL3, 0x0092.set CNTRL4, 0x0093main:/* -------------- TEST RD/WR REGISTER ACCESS --------------- */mov.b #0x11, &CNTRL1 ; CNTRL1mov.b &CNTRL1, &DMEM_200mov.b #0xee, &CNTRL1mov.b &CNTRL1, &DMEM_201mov.b #0xaa, &CNTRL2 ; CNTRL2mov.b &CNTRL2, &DMEM_202mov.b #0x55, &CNTRL2mov.b &CNTRL2, &DMEM_203mov.b #0x5a, &CNTRL3 ; CNTRL3mov.b &CNTRL3, &DMEM_204mov.b #0xa5, &CNTRL3mov.b &CNTRL3, &DMEM_205mov.b #0x55, &CNTRL4 ; CNTRL4mov.b &CNTRL4, &DMEM_206mov.b #0xaa, &CNTRL4mov.b &CNTRL4, &DMEM_207mov #0x0001, r15/* ---------------------- END OF TEST --------------- */end_of_test:nopbr #0xffff/* ---------------------- INTERRUPT VECTORS --------------- */.section .vectors, "a".word end_of_test ; Interrupt 0 (lowest priority) <unused>.word end_of_test ; Interrupt 1 <unused>.word end_of_test ; Interrupt 2 <unused>.word end_of_test ; Interrupt 3 <unused>.word end_of_test ; Interrupt 4 <unused>.word end_of_test ; Interrupt 5 <unused>.word end_of_test ; Interrupt 6 <unused>.word end_of_test ; Interrupt 7 <unused>.word end_of_test ; Interrupt 8 <unused>.word end_of_test ; Interrupt 9 <unused>.word end_of_test ; Interrupt 10 Watchdog timer.word end_of_test ; Interrupt 11 <unused>.word end_of_test ; Interrupt 12 <unused>.word end_of_test ; Interrupt 13 <unused>.word end_of_test ; Interrupt 14 NMI.word main ; Interrupt 15 (highest priority) RESET
Go to most recent revision | Compare with Previous | Blame | View Log
