URL
https://opencores.org/ocsvn/openmsp430/openmsp430/trunk
Subversion Repositories openmsp430
[/] [openmsp430/] [trunk/] [core/] [synthesis/] [xilinx/] [src/] [coregen/] [virtex4_pmem.xco] - Rev 150
Go to most recent revision | Compare with Previous | Blame | View Log
################################################################ Xilinx Core Generator version 11.4# Date: Sun Jan 17 12:00:47 2010################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# BEGIN Project OptionsSET addpads = FalseSET asysymbol = FalseSET busformat = BusFormatAngleBracketNotRippedSET createndf = FalseSET designentry = VerilogSET device = xc4vlx25SET devicefamily = virtex4SET flowvendor = Foundation_ISESET formalverification = FalseSET foundationsym = FalseSET implementationfiletype = NgcSET package = sf363SET removerpms = FalseSET simulationfiles = BehavioralSET speedgrade = -12SET verilogsim = TrueSET vhdlsim = False# END Project Options# BEGIN SelectSELECT Block_Memory_Generator family Xilinx,_Inc. 3.3# END Select# BEGIN ParametersCSET additional_inputs_for_power_estimation=falseCSET algorithm=Minimum_AreaCSET assume_synchronous_clk=falseCSET byte_size=8CSET coe_file=no_coe_file_loadedCSET collision_warnings=ALLCSET component_name=virtex4_pmemCSET disable_collision_warnings=falseCSET disable_out_of_range_warnings=falseCSET ecc=falseCSET enable_a=Use_ENA_PinCSET enable_b=Always_EnabledCSET error_injection_type=Single_Bit_Error_InjectionCSET fill_remaining_memory_locations=falseCSET load_init_file=falseCSET memory_type=Single_Port_RAMCSET operating_mode_a=WRITE_FIRSTCSET operating_mode_b=WRITE_FIRSTCSET output_reset_value_a=0CSET output_reset_value_b=0CSET pipeline_stages=0CSET port_a_clock=100CSET port_a_enable_rate=100CSET port_a_write_rate=50CSET port_b_clock=100CSET port_b_enable_rate=100CSET port_b_write_rate=50CSET primitive=8kx2CSET read_width_a=16CSET read_width_b=16CSET register_porta_output_of_memory_core=falseCSET register_porta_output_of_memory_primitives=falseCSET register_portb_output_of_memory_core=falseCSET register_portb_output_of_memory_primitives=falseCSET remaining_memory_locations=0CSET reset_memory_latch_a=falseCSET reset_memory_latch_b=falseCSET reset_priority_a=CECSET reset_priority_b=CECSET reset_type=SYNCCSET use_byte_write_enable=trueCSET use_error_injection_pins=falseCSET use_regcea_pin=falseCSET use_regceb_pin=falseCSET use_rsta_pin=falseCSET use_rstb_pin=falseCSET write_depth_a=4096CSET write_width_a=16CSET write_width_b=16# END ParametersGENERATE# CRC: 1e040a6d
Go to most recent revision | Compare with Previous | Blame | View Log
