URL
https://opencores.org/ocsvn/openmsp430/openmsp430/trunk
Subversion Repositories openmsp430
[/] [openmsp430/] [trunk/] [fpga/] [xilinx_avnet_lx9microbard/] [rtl/] [verilog/] [coregen/] [ram_16x1k_sp.veo] - Rev 168
Go to most recent revision | Compare with Previous | Blame | View Log
/******************************************************************************** This file is owned and controlled by Xilinx and must be used solely ** for design, simulation, implementation and creation of design files ** limited to Xilinx devices or technologies. Use with non-Xilinx ** devices or technologies is expressly prohibited and immediately ** terminates your license. ** ** XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" SOLELY ** FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR XILINX DEVICES. BY ** PROVIDING THIS DESIGN, CODE, OR INFORMATION AS ONE POSSIBLE ** IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD, XILINX IS ** MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE FROM ANY ** CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING ANY ** RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY ** DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE ** IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR ** REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF ** INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A ** PARTICULAR PURPOSE. ** ** Xilinx products are not intended for use in life support appliances, ** devices, or systems. Use in such applications are expressly ** prohibited. ** ** (c) Copyright 1995-2012 Xilinx, Inc. ** All rights reserved. ********************************************************************************//******************************************************************************** Generated from core with identifier: xilinx.com:ip:blk_mem_gen:7.2 ** ** The Xilinx LogiCORE IP Block Memory Generator replaces the Dual Port ** Block Memory and Single Port Block Memory LogiCOREs, but is not a ** direct drop-in replacement. It should be used in all new Xilinx ** designs. The core supports RAM and ROM functions over a wide range of ** widths and depths. Use this core to generate block memories with ** symmetric or asymmetric read and write port widths, as well as cores ** which can perform simultaneous write operations to separate ** locations, and simultaneous read operations from the same location. ** For more information on differences in interface and feature support ** between this core and the Dual Port Block Memory and Single Port ** Block Memory LogiCOREs, please consult the data sheet. ********************************************************************************/// Interfaces:// CLK.ACLK// AXI4 Interconnect Clock Input// RST.ARESETN// AXI4 Interconnect Reset Input// AXI_SLAVE_S_AXI// AXI_SLAVE// AXILite_SLAVE_S_AXI// AXILite_SLAVE// BRAM_PORTA// BRAM_PORTA// BRAM_PORTB// BRAM_PORTB// The following must be inserted into your Verilog file for this// core to be instantiated. Change the instance name and port connections// (in parentheses) to your own signal names.//----------- Begin Cut here for INSTANTIATION Template ---// INST_TAGram_16x1k_sp your_instance_name (.clka(clka), // input clka.ena(ena), // input ena.wea(wea), // input [1 : 0] wea.addra(addra), // input [9 : 0] addra.dina(dina), // input [15 : 0] dina.douta(douta) // output [15 : 0] douta);// INST_TAG_END ------ End INSTANTIATION Template ---------// You must compile the wrapper file ram_16x1k_sp.v when simulating// the core, ram_16x1k_sp. When compiling the wrapper file, be sure to// reference the XilinxCoreLib Verilog simulation library. For detailed// instructions, please refer to the "CORE Generator Help".
Go to most recent revision | Compare with Previous | Blame | View Log
