URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [gnu-dev/] [or1k-gcc/] [gcc/] [config/] [arm/] [vec-common.md] - Rev 717
Go to most recent revision | Compare with Previous | Blame | View Log
;; Machine Description for shared bits common to IWMMXT and Neon.;; Copyright (C) 2006, 2007, 2010, 2012 Free Software Foundation, Inc.;; Written by CodeSourcery.;;;; This file is part of GCC.;;;; GCC is free software; you can redistribute it and/or modify it;; under the terms of the GNU General Public License as published by;; the Free Software Foundation; either version 3, or (at your option);; any later version.;;;; GCC is distributed in the hope that it will be useful, but;; WITHOUT ANY WARRANTY; without even the implied warranty of;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU;; General Public License for more details.;;;; You should have received a copy of the GNU General Public License;; along with GCC; see the file COPYING3. If not see;; <http://www.gnu.org/licenses/>.;; Vector Moves(define_expand "mov<mode>"[(set (match_operand:VALL 0 "nonimmediate_operand" "")(match_operand:VALL 1 "general_operand" ""))]"TARGET_NEON|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{if (can_create_pseudo_p ()){if (GET_CODE (operands[0]) != REG)operands[1] = force_reg (<MODE>mode, operands[1]);else if (TARGET_NEON && CONSTANT_P (operands[1])){operands[1] = neon_make_constant (operands[1]);gcc_assert (operands[1] != NULL_RTX);}}});; Vector arithmetic. Expanders are blank, then unnamed insns implement;; patterns separately for IWMMXT and Neon.(define_expand "add<mode>3"[(set (match_operand:VALL 0 "s_register_operand" "")(plus:VALL (match_operand:VALL 1 "s_register_operand" "")(match_operand:VALL 2 "s_register_operand" "")))]"(TARGET_NEON && ((<MODE>mode != V2SFmode && <MODE>mode != V4SFmode)|| flag_unsafe_math_optimizations))|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "sub<mode>3"[(set (match_operand:VALL 0 "s_register_operand" "")(minus:VALL (match_operand:VALL 1 "s_register_operand" "")(match_operand:VALL 2 "s_register_operand" "")))]"(TARGET_NEON && ((<MODE>mode != V2SFmode && <MODE>mode != V4SFmode)|| flag_unsafe_math_optimizations))|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "mul<mode>3"[(set (match_operand:VALLW 0 "s_register_operand" "")(mult:VALLW (match_operand:VALLW 1 "s_register_operand" "")(match_operand:VALLW 2 "s_register_operand" "")))]"(TARGET_NEON && ((<MODE>mode != V2SFmode && <MODE>mode != V4SFmode)|| flag_unsafe_math_optimizations))|| (<MODE>mode == V4HImode && TARGET_REALLY_IWMMXT)"{})(define_expand "smin<mode>3"[(set (match_operand:VALLW 0 "s_register_operand" "")(smin:VALLW (match_operand:VALLW 1 "s_register_operand" "")(match_operand:VALLW 2 "s_register_operand" "")))]"(TARGET_NEON && ((<MODE>mode != V2SFmode && <MODE>mode != V4SFmode)|| flag_unsafe_math_optimizations))|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "umin<mode>3"[(set (match_operand:VINTW 0 "s_register_operand" "")(umin:VINTW (match_operand:VINTW 1 "s_register_operand" "")(match_operand:VINTW 2 "s_register_operand" "")))]"TARGET_NEON|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "smax<mode>3"[(set (match_operand:VALLW 0 "s_register_operand" "")(smax:VALLW (match_operand:VALLW 1 "s_register_operand" "")(match_operand:VALLW 2 "s_register_operand" "")))]"(TARGET_NEON && ((<MODE>mode != V2SFmode && <MODE>mode != V4SFmode)|| flag_unsafe_math_optimizations))|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "umax<mode>3"[(set (match_operand:VINTW 0 "s_register_operand" "")(umax:VINTW (match_operand:VINTW 1 "s_register_operand" "")(match_operand:VINTW 2 "s_register_operand" "")))]"TARGET_NEON|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{})(define_expand "vec_perm_const<mode>"[(match_operand:VALL 0 "s_register_operand" "")(match_operand:VALL 1 "s_register_operand" "")(match_operand:VALL 2 "s_register_operand" "")(match_operand:<V_cmp_result> 3 "" "")]"TARGET_NEON|| (TARGET_REALLY_IWMMXT && VALID_IWMMXT_REG_MODE (<MODE>mode))"{if (arm_expand_vec_perm_const (operands[0], operands[1],operands[2], operands[3]))DONE;elseFAIL;})(define_expand "vec_perm<mode>"[(match_operand:VE 0 "s_register_operand" "")(match_operand:VE 1 "s_register_operand" "")(match_operand:VE 2 "s_register_operand" "")(match_operand:VE 3 "s_register_operand" "")]"TARGET_NEON && !BYTES_BIG_ENDIAN"{arm_expand_vec_perm (operands[0], operands[1], operands[2], operands[3]);DONE;})
Go to most recent revision | Compare with Previous | Blame | View Log
