OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [binutils-2.18.50/] [gas/] [testsuite/] [gas/] [mips/] [lb-svr4pic-ilocks.d] - Rev 830

Go to most recent revision | Compare with Previous | Blame | View Log

#objdump: -dr --prefix-addresses
#name: MIPS lb-svr4pic-ilocks
#as: -32 -KPIC
#source: lb-pic.s

# Test the lb macro with -KPIC.

.*: +file format .*mips.*

Disassembly of section .text:
0+0000 <[^>]*> lb       a0,0\(zero\)
0+0004 <[^>]*> lb       a0,1\(zero\)
0+0008 <[^>]*> lui      a0,0x1
0+000c <[^>]*> lb       a0,-32768\(a0\)
0+0010 <[^>]*> lb       a0,-32768\(zero\)
0+0014 <[^>]*> lui      a0,0x1
0+0018 <[^>]*> lb       a0,0\(a0\)
0+001c <[^>]*> lui      a0,0x2
0+0020 <[^>]*> lb       a0,-23131\(a0\)
0+0024 <[^>]*> lb       a0,0\(a1\)
0+0028 <[^>]*> lb       a0,1\(a1\)
0+002c <[^>]*> lui      a0,0x1
0+0030 <[^>]*> addu     a0,a0,a1
0+0034 <[^>]*> lb       a0,-32768\(a0\)
0+0038 <[^>]*> lb       a0,-32768\(a1\)
0+003c <[^>]*> lui      a0,0x1
0+0040 <[^>]*> addu     a0,a0,a1
0+0044 <[^>]*> lb       a0,0\(a0\)
0+0048 <[^>]*> lui      a0,0x2
0+004c <[^>]*> addu     a0,a0,a1
0+0050 <[^>]*> lb       a0,-23131\(a0\)
0+0054 <[^>]*> lw       a0,0\(gp\)
[       ]*54: R_MIPS_GOT16      .data
0+0058 <[^>]*> addiu    a0,a0,0
[       ]*58: R_MIPS_LO16       .data
0+005c <[^>]*> lb       a0,0\(a0\)
0+0060 <[^>]*> lw       a0,0\(gp\)
[       ]*60: R_MIPS_GOT16      big_external_data_label
0+0064 <[^>]*> lb       a0,0\(a0\)
0+0068 <[^>]*> lw       a0,0\(gp\)
[       ]*68: R_MIPS_GOT16      small_external_data_label
0+006c <[^>]*> lb       a0,0\(a0\)
0+0070 <[^>]*> lw       a0,0\(gp\)
[       ]*70: R_MIPS_GOT16      big_external_common
0+0074 <[^>]*> lb       a0,0\(a0\)
0+0078 <[^>]*> lw       a0,0\(gp\)
[       ]*78: R_MIPS_GOT16      small_external_common
0+007c <[^>]*> lb       a0,0\(a0\)
0+0080 <[^>]*> lw       a0,0\(gp\)
[       ]*80: R_MIPS_GOT16      .bss
0+0084 <[^>]*> addiu    a0,a0,0
[       ]*84: R_MIPS_LO16       .bss
0+0088 <[^>]*> lb       a0,0\(a0\)
0+008c <[^>]*> lw       a0,0\(gp\)
[       ]*8c: R_MIPS_GOT16      .bss
0+0090 <[^>]*> addiu    a0,a0,1000
[       ]*90: R_MIPS_LO16       .bss
0+0094 <[^>]*> lb       a0,0\(a0\)
0+0098 <[^>]*> lw       a0,0\(gp\)
[       ]*98: R_MIPS_GOT16      .data
0+009c <[^>]*> addiu    a0,a0,0
[       ]*9c: R_MIPS_LO16       .data
0+00a0 <[^>]*> lb       a0,1\(a0\)
0+00a4 <[^>]*> lw       a0,0\(gp\)
[       ]*a4: R_MIPS_GOT16      big_external_data_label
0+00a8 <[^>]*> lb       a0,1\(a0\)
0+00ac <[^>]*> lw       a0,0\(gp\)
[       ]*ac: R_MIPS_GOT16      small_external_data_label
0+00b0 <[^>]*> lb       a0,1\(a0\)
0+00b4 <[^>]*> lw       a0,0\(gp\)
[       ]*b4: R_MIPS_GOT16      big_external_common
0+00b8 <[^>]*> lb       a0,1\(a0\)
0+00bc <[^>]*> lw       a0,0\(gp\)
[       ]*bc: R_MIPS_GOT16      small_external_common
0+00c0 <[^>]*> lb       a0,1\(a0\)
0+00c4 <[^>]*> lw       a0,0\(gp\)
[       ]*c4: R_MIPS_GOT16      .bss
0+00c8 <[^>]*> addiu    a0,a0,0
[       ]*c8: R_MIPS_LO16       .bss
0+00cc <[^>]*> lb       a0,1\(a0\)
0+00d0 <[^>]*> lw       a0,0\(gp\)
[       ]*d0: R_MIPS_GOT16      .bss
0+00d4 <[^>]*> addiu    a0,a0,1000
[       ]*d4: R_MIPS_LO16       .bss
0+00d8 <[^>]*> lb       a0,1\(a0\)
0+00dc <[^>]*> lw       a0,0\(gp\)
[       ]*dc: R_MIPS_GOT16      .data
0+00e0 <[^>]*> addiu    a0,a0,0
[       ]*e0: R_MIPS_LO16       .data
0+00e4 <[^>]*> addu     a0,a0,a1
0+00e8 <[^>]*> lb       a0,0\(a0\)
0+00ec <[^>]*> lw       a0,0\(gp\)
[       ]*ec: R_MIPS_GOT16      big_external_data_label
0+00f0 <[^>]*> addu     a0,a0,a1
0+00f4 <[^>]*> lb       a0,0\(a0\)
0+00f8 <[^>]*> lw       a0,0\(gp\)
[       ]*f8: R_MIPS_GOT16      small_external_data_label
0+00fc <[^>]*> addu     a0,a0,a1
0+0100 <[^>]*> lb       a0,0\(a0\)
0+0104 <[^>]*> lw       a0,0\(gp\)
[       ]*104: R_MIPS_GOT16     big_external_common
0+0108 <[^>]*> addu     a0,a0,a1
0+010c <[^>]*> lb       a0,0\(a0\)
0+0110 <[^>]*> lw       a0,0\(gp\)
[       ]*110: R_MIPS_GOT16     small_external_common
0+0114 <[^>]*> addu     a0,a0,a1
0+0118 <[^>]*> lb       a0,0\(a0\)
0+011c <[^>]*> lw       a0,0\(gp\)
[       ]*11c: R_MIPS_GOT16     .bss
0+0120 <[^>]*> addiu    a0,a0,0
[       ]*120: R_MIPS_LO16      .bss
0+0124 <[^>]*> addu     a0,a0,a1
0+0128 <[^>]*> lb       a0,0\(a0\)
0+012c <[^>]*> lw       a0,0\(gp\)
[       ]*12c: R_MIPS_GOT16     .bss
0+0130 <[^>]*> addiu    a0,a0,1000
[       ]*130: R_MIPS_LO16      .bss
0+0134 <[^>]*> addu     a0,a0,a1
0+0138 <[^>]*> lb       a0,0\(a0\)
0+013c <[^>]*> lw       a0,0\(gp\)
[       ]*13c: R_MIPS_GOT16     .data
0+0140 <[^>]*> addiu    a0,a0,0
[       ]*140: R_MIPS_LO16      .data
0+0144 <[^>]*> addu     a0,a0,a1
0+0148 <[^>]*> lb       a0,1\(a0\)
0+014c <[^>]*> lw       a0,0\(gp\)
[       ]*14c: R_MIPS_GOT16     big_external_data_label
0+0150 <[^>]*> addu     a0,a0,a1
0+0154 <[^>]*> lb       a0,1\(a0\)
0+0158 <[^>]*> lw       a0,0\(gp\)
[       ]*158: R_MIPS_GOT16     small_external_data_label
0+015c <[^>]*> addu     a0,a0,a1
0+0160 <[^>]*> lb       a0,1\(a0\)
0+0164 <[^>]*> lw       a0,0\(gp\)
[       ]*164: R_MIPS_GOT16     big_external_common
0+0168 <[^>]*> addu     a0,a0,a1
0+016c <[^>]*> lb       a0,1\(a0\)
0+0170 <[^>]*> lw       a0,0\(gp\)
[       ]*170: R_MIPS_GOT16     small_external_common
0+0174 <[^>]*> addu     a0,a0,a1
0+0178 <[^>]*> lb       a0,1\(a0\)
0+017c <[^>]*> lw       a0,0\(gp\)
[       ]*17c: R_MIPS_GOT16     .bss
0+0180 <[^>]*> addiu    a0,a0,0
[       ]*180: R_MIPS_LO16      .bss
0+0184 <[^>]*> addu     a0,a0,a1
0+0188 <[^>]*> lb       a0,1\(a0\)
0+018c <[^>]*> lw       a0,0\(gp\)
[       ]*18c: R_MIPS_GOT16     .bss
0+0190 <[^>]*> addiu    a0,a0,1000
[       ]*190: R_MIPS_LO16      .bss
0+0194 <[^>]*> addu     a0,a0,a1
0+0198 <[^>]*> lb       a0,1\(a0\)
0+019c <[^>]*> nop

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.