OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [binutils-2.18.50/] [ld/] [testsuite/] [ld-arm/] [mixed-lib.d] - Rev 156

Go to most recent revision | Compare with Previous | Blame | View Log


tmpdir/mixed-lib.so:     file format elf32-(little|big)arm
architecture: arm, flags 0x00000150:
HAS_SYMS, DYNAMIC, D_PAGED
start address 0x.*

Disassembly of section .plt:

.* <.plt>:
 .*:    e52de004        push    {lr}            ; \(str lr, \[sp, #-4\]!\)
 .*:    e59fe004        ldr     lr, \[pc, #4\]  ; .* <lib_func1-0x1c>
 .*:    e08fe00e        add     lr, pc, lr
 .*:    e5bef008        ldr     pc, \[lr, #8\]!
 .*:    .*
 .*:    e28fc6.*        add     ip, pc, #.*     ; 0x.*
 .*:    e28cca.*        add     ip, ip, #.*     ; 0x.*
 .*:    e5bcf.*         ldr     pc, \[ip, #.*\]!
Disassembly of section .text:

.* <lib_func1>:
 .*:    e1a0c00d        mov     ip, sp
 .*:    e92dd800        push    {fp, ip, lr, pc}
 .*:    ebfffff.        bl      .* <lib_func1-0x..?>
 .*:    e89d6800        ldm     sp, {fp, sp, lr}
 .*:    e12fff1e        bx      lr
 .*:    e1a00000        nop                     \(mov r0,r0\)
 .*:    e1a00000        nop                     \(mov r0,r0\)
 .*:    e1a00000        nop                     \(mov r0,r0\)

.* <lib_func2>:
 .*:    4770            bx      lr
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)
 .*:    46c0            nop                     \(mov r8, r8\)

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.