URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [gnu-old/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [m32r/] [mvtc.cgs] - Rev 840
Compare with Previous | Blame | View Log
# m32r testcase for mvtc $sr,$dcr
# mach(): m32r m32rx
.include "testutils.inc"
start
.global mvtc
mvtc:
mvi_h_condbit 0
mvi_h_gr r4, 1
mvtc r4, cr1
bc ok
fail
ok:
pass