OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [sim/] [testsuite/] [d10v-elf/] [t-rie-xx.s] - Rev 842

Compare with Previous | Blame | View Log

.include "t-macros.i"
 
	start
 
	PSW_BITS = 0
	point_dmap_at_imem
	check_interrupt (VEC_RIE&DMAP_MASK)+DMAP_BASE PSW_BITS test_rie_xx
 
test_rie_xx:
        .short 0xe120, 0x0000  ;; Example of RIE code
	nop
	exit47
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.