OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [sim/] [testsuite/] [sim/] [frv/] [stdc.pcgs] - Rev 842

Compare with Previous | Blame | View Log

# frv parallel testcase for stdc $CPk,@($GRi,$GRj)
# mach: frv

        .include "testutils.inc"

        start

        .global stdc
stdc:
        set_mem_limmed  0xbeef,0xdead,sp
        inc_gr_immed    -4,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    0,gr7
        set_cpr_limmed  0xbeef,0xdead,cpr8
        set_cpr_limmed  0xdead,0xbeef,cpr9
        stdc            cpr8,@(sp,gr7)          ; non parallel
        test_mem_limmed 0xbeef,0xdead,sp
        inc_gr_immed    4,sp
        test_mem_limmed 0xdead,0xbeef,sp

        set_mem_limmed  0xbeef,0xdead,sp
        inc_gr_immed    -4,sp
        set_mem_limmed  0xdead,0xbeef,sp
        set_gr_immed    4,gr7
        set_cpr_limmed  0xbeef,0xdead,cpr8
        set_cpr_limmed  0xdead,0xbeef,cpr9
        stdc.p          cpr8,@(sp,gr0)          ; parallel
        addi            sp,4,sp
        subi            sp,4,sp
        ldc             @(sp,gr0),cpr10
        ldc             @(sp,gr7),cpr11
        test_mem_limmed 0xbeef,0xdead,sp        ; memory is set
        inc_gr_immed    4,sp
        test_mem_limmed 0xdead,0xbeef,sp
        test_cpr_limmed 0xbeef,0xdead,cpr10
        test_cpr_limmed 0xdead,0xbeef,cpr11

        pass

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.