OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [sim/] [testsuite/] [sim/] [m32r/] [mvfacmi.cgs] - Rev 842

Compare with Previous | Blame | View Log

# m32r testcase for mvfacmi $dr
# mach(): m32r m32rx

        .include "testutils.inc"

        start

        .global mvfacmi
mvfacmi:

        mvi_h_accum0 0x12345678, 0x87654321
        mvfacmi r4
        test_h_gr r4, 0x56788765

        pass

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.