URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [sim/] [testsuite/] [sim/] [m32r/] [sth.cgs] - Rev 842
Compare with Previous | Blame | View Log
# m32r testcase for sth $src1,@$src2
# mach(): m32r m32rx
.include "testutils.inc"
start
.global sth
sth:
mvaddr_h_gr r4, data_loc
mvi_h_gr r5, 0x123456
sth r5, @r4
ld r4, @r4
test_h_gr r4, 0x34560000 ; big endian processor
pass
data_loc:
.word 0