OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.18.50/] [gas/] [testsuite/] [gas/] [mips/] [mips16-dwarf2-n32.d] - Rev 202

Go to most recent revision | Compare with Previous | Blame | View Log

#readelf: -r -wl
#name: MIPS16 DWARF2 N32
#as: -march=mips3 -mabi=n32 -mips16 -no-mdebug -g0
#source: mips16-dwarf2.s

Relocation section '\.rela\.debug_info' at offset .* contains 4 entries:
 *Offset * Info * Type * Sym\.Value * Sym\. Name \+ Addend
0+0006 * 0+..02 * R_MIPS_32 * 0+0000 * \.debug_abbrev \+ 0
0+000c * 0+..02 * R_MIPS_32 * 0+0000 * \.debug_line \+ 0
0+0010 * 0+..02 * R_MIPS_32 * 0+0000 * \.text \+ 0
0+0014 * 0+..02 * R_MIPS_32 * 0+0000 * \.text \+ 910

Relocation section '\.rela\.debug_line' at offset .* contains 1 entries:
 *Offset * Info * Type * Sym\.Value * Sym\. Name \+ Addend
0+0033 * 0+..02 * R_MIPS_32 * 0+0000 * .text \+ 1

#...
 Line Number Statements:
  Extended opcode 2: set Address to 0x0
  Copy
  Special opcode .*: advance Address by 2 to 0x2 and Line by 1 to 2
  Special opcode .*: advance Address by 2 to 0x4 and Line by 1 to 3
  Special opcode .*: advance Address by 4 to 0x8 and Line by 1 to 4
  Special opcode .*: advance Address by 2 to 0xa and Line by 1 to 5
  Special opcode .*: advance Address by 4 to 0xe and Line by 1 to 6
  Special opcode .*: advance Address by 4 to 0x12 and Line by 1 to 7
  Advance PC by 2286 to 0x900
  Special opcode .*: advance Address by 0 to 0x900 and Line by 1 to 8
  Advance PC by 15 to 0x90f
  Extended opcode 1: End of Sequence

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.