OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.20.1/] [ld/] [scripttempl/] [elf32xc16xl.sc] - Rev 645

Go to most recent revision | Compare with Previous | Blame | View Log

cat <<EOF
OUTPUT_FORMAT("${OUTPUT_FORMAT}")
OUTPUT_ARCH(${ARCH})
${RELOCATING+ENTRY ("_start")}
MEMORY
{
        vectarea : o =0xc00000, l = 0x0300 
        
        introm    : o = 0xc00300, l = 0x16000
        /* The stack starts at the top of main ram.  */
        
        dram   : o = 0x8000 , l = 0xffff
        /* At the very top of the address space is the 8-bit area.  */
                
         ldata  : o =0x4000 ,l = 0x0200
}
SECTIONS
{
/*.vects :
        {
        *(.vects)
       } ${RELOCATING+ > vectarea} */
.init :
        {
          *(.init)
        } ${RELOCATING+ >introm}
 
.text :
        {
          *(.rodata) 
          *(.text.*)
          *(.text)
                  ${RELOCATING+ _etext = . ; }
        } ${RELOCATING+ > introm}
.data :
        {
          *(.data)
          *(.data.*)
          
          ${RELOCATING+ _edata = . ; }
        } ${RELOCATING+ > dram}

.bss :
        {
          ${RELOCATING+ _bss_start = . ;}
          *(.bss)
          *(COMMON)
          ${RELOCATING+ _end = . ;  }
        } ${RELOCATING+ > dram}

 .ldata :
         {
          *(.ldata)
         } ${RELOCATING+ > ldata}

  
  .vects :
          {
          *(.vects)
       } ${RELOCATING+ > vectarea}


}
EOF

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.