OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.2.2/] [gcc/] [testsuite/] [gcc.dg/] [torture/] [mips-hilo-2.c] - Rev 154

Compare with Previous | Blame | View Log

/* Due to a reload inheritance bug, the asm statement in f() would be passed
   the low part of u.ll on little-endian 32-bit targets.  */
/* { dg-do run { target mips*-*-* } } */
 
extern void abort (void);
extern void exit (int);
 
#if !defined(__mips16)
unsigned int g;
 
unsigned long long f (unsigned int x)
{
  union { unsigned long long ll; unsigned int parts[2]; } u;
 
  u.ll = ((unsigned long long) x * x);
  asm ("mflo\t%0" : "=r" (g) : "l" (u.parts[1]));
  return u.ll;
}
 
int main ()
{
  union { unsigned long long ll; unsigned int parts[2]; } u;
 
  u.ll = f (0x12345678);
  if (g != u.parts[1])
    abort ();
  exit (0);
}
#else
int main () { exit (0); }
#endif
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.