OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.5.1/] [gcc/] [testsuite/] [gcc.target/] [i386/] [ordcmp-1.c] - Rev 378

Go to most recent revision | Compare with Previous | Blame | View Log

/* { dg-do compile } */
/* { dg-options "-O2 -msse2" } */
/* { dg-require-effective-target sse2 } */
/* { dg-final { scan-assembler "cmpordss" } } */
/* { dg-final { scan-assembler "cmpordps" } } */
/* { dg-final { scan-assembler "cmpordsd" } } */
/* { dg-final { scan-assembler "cmpordpd" } } */
/* { dg-final { scan-assembler-not "cmpunordss" } } */
/* { dg-final { scan-assembler-not "cmpunordps" } } */
/* { dg-final { scan-assembler-not "cmpunordsd" } } */
/* { dg-final { scan-assembler-not "cmpunordpd" } } */
 
#include <emmintrin.h>
 
__m128
f1 (__m128 x, __m128 y)
{
  return _mm_cmpord_ss (x, y);
}
 
__m128
f2 (__m128 x, __m128 y)
{
  return _mm_cmpord_ps (x, y);
}
 
__m128d
f3 (__m128d x, __m128d y)
{
  return _mm_cmpord_sd (x, y);
}
 
__m128d
f4 (__m128d x, __m128d y)
{
  return _mm_cmpord_pd (x, y);
}
 

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.