OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [arm/] [sbc.cgs] - Rev 407

Go to most recent revision | Compare with Previous | Blame | View Log

# arm testcase for sbc$cond${set-cc?} $rd,$rn,$imm12
# mach: unfinished

        .include "testutils.inc"

        start

        .global sbc_imm
sbc_imm:
        sbc00 pc,pc,0

        pass
# arm testcase for sbc$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftimm}
# mach: unfinished

        .include "testutils.inc"

        start

        .global sbc_reg_imm_shift
sbc_reg_imm_shift:
        sbc00 pc,pc,pc,lsl 0

        pass
# arm testcase for sbc$cond${set-cc?} $rd,$rn,$rm,${operand2-shifttype} ${operand2-shiftreg}
# mach: unfinished

        .include "testutils.inc"

        start

        .global sbc_reg_reg_shift
sbc_reg_reg_shift:
        sbc00 pc,pc,pc,lsl pc

        pass

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.