OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [frv/] [sraicc.cgs] - Rev 272

Go to most recent revision | Compare with Previous | Blame | View Log

# frv testcase for sraicc $GRi,$GRj,$GRk,$ICCi_1
# mach: all

        .include "testutils.inc"

        start

        .global sraicc
sraicc:
        set_gr_limmed   0x8000,0x0000,gr8
        set_icc         0x05,0          ; Set mask opposite of expected
        sraicc          gr8,0x1e0,gr8,icc0      ; Shift by 0
        test_icc        1 0 0 0 icc0
        test_gr_limmed  0x8000,0x0000,gr8

        set_gr_limmed   0x8000,0x0000,gr8
        set_icc         0x07,0          ; Set mask opposite of expected
        sraicc          gr8,-31,gr8,icc0        ; Shift by 1
        test_icc        1 0 1 0 icc0
        test_gr_limmed  0xc000,0x0000,gr8

        set_gr_limmed   0x8000,0x0000,gr8
        set_icc         0x07,0          ; Set mask opposite of expected
        sraicc          gr8,31,gr8,icc0 ; Shift by 31
        test_icc        1 0 1 0 icc0
        test_gr_immed   -1,gr8

        set_gr_limmed   0x4000,0x0000,gr8
        set_icc         0x0a,0          ; Set mask opposite of expected
        sraicc          gr8,31,gr8,icc0 ; clear register
        test_icc        0 1 1 1 icc0
        test_gr_immed   0x00000000,gr8

        pass

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.