OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [frv/] [tige.cgs] - Rev 450

Go to most recent revision | Compare with Previous | Blame | View Log

# frv testcase for tige $ICCi_2,$GRi,$s12
# mach: all

        .include "testutils.inc"

        start

        .global tige
tige:
        and_spr_immed   -4081,tbr               ; clear tbr.tt
        set_gr_spr      tbr,gr7
        inc_gr_immed    2112,gr7                ; address of exception handler
        set_bctrlr_0_0  gr7     ; bctrlr 0,0

        set_spr_immed   128,lcr
        set_gr_immed    0,gr7

        set_psr_et      1
        set_spr_addr    ok0,lr
        set_icc         0x0 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
ok0:
        set_psr_et      1
        set_spr_addr    ok1,lr
        set_icc         0x1 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
ok1:
        set_spr_addr    bad,lr
        set_icc         0x2 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_spr_addr    bad,lr
        set_icc         0x3 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_psr_et      1
        set_spr_addr    ok4,lr
        set_icc         0x4 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
ok4:
        set_psr_et      1
        set_spr_addr    ok5,lr
        set_icc         0x5 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
ok5:
        set_psr_et      1
        set_spr_addr    bad,lr
        set_icc         0x6 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_spr_addr    bad,lr
        set_icc         0x7 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_spr_addr    bad,lr
        set_icc         0x8 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_spr_addr    bad,lr
        set_icc         0x9 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_psr_et      1
        set_spr_addr    oka,lr
        set_icc         0xa 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
oka:
        set_psr_et      1
        set_spr_addr    okb,lr
        set_icc         0xb 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
okb:
        set_spr_addr    bad,lr
        set_icc         0xc 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_spr_addr    bad,lr
        set_icc         0xd 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16

        set_psr_et      1
        set_spr_addr    oke,lr
        set_icc         0xe 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
oke:
        set_psr_et      1
        set_spr_addr    okf,lr
        set_icc         0xf 0
        tige            icc0,gr7,4      ; should branch to tbr + (128 + 4)*16
        fail
okf:
        pass
bad:
        fail

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.