OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [m32r/] [addx.cgs] - Rev 272

Go to most recent revision | Compare with Previous | Blame | View Log

# m32r testcase for addx $dr,$sr
# mach(): m32r m32rx
# timeout(): 42

# timeout is set to test it

        .include "testutils.inc"

        start

        .global addx
addx:
        mvi_h_condbit 1
        mvi_h_gr r4, 1
        mvi_h_gr r5, 2
        addx r4, r5
        bc not_ok
        test_h_gr r4, 4

        mvi_h_gr r4, 0xfffffffe
        addx r4, r5
        bnc not_ok
        test_h_gr r4, 0

        mvi_h_gr r4, -1
        mvi_h_gr r5, -1
        mvi_h_condbit 1
        addx r4,r5
        bnc not_ok
        test_h_gr r4, -1

        mvi_h_gr r4,-1
        mvi_h_gr r5,0x7fffffff
        mvi_h_condbit 1
        addx r5,r4
        bnc not_ok
        test_h_gr r5,0x7fffffff

        pass

not_ok:
        fail

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.