URL
https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk
Subversion Repositories openrisc_me
[/] [openrisc/] [trunk/] [gnu-src/] [gdb-7.1/] [sim/] [testsuite/] [d10v-elf/] [t-ae-st2w-id.s] - Rev 227
Compare with Previous | Blame | View Log
.include "t-macros.i" start PSW_BITS = 0 point_dmap_at_imem check_interrupt (VEC_AE&DMAP_MASK)+DMAP_BASE PSW_BITS test_st2w ldi r10, #0x4001 st2w r8, @(1,r10) test_st2w: st2w r8,@(2,r10) nop exit47