OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-7.1/] [sim/] [testsuite/] [sim/] [cr16/] [loadd.cgs] - Rev 227

Compare with Previous | Blame | View Log

# cr16 testcase for loadd 0(regp),regp
# mach(): cr16

        .include "testutils.inc"

        start

        .global ldb
ldb:
        movd $data_loc, (r4,r3)
        movd $0,(r6,r5)

        loadd 0(r4,r3),(r6,r5)

        test_h_grp "(r6, r5)", 0x12345678 # little endian processor

        pass

data_loc:
        .long 0x12345678

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.