URL
https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk
Subversion Repositories openrisc_me
[/] [openrisc/] [trunk/] [gnu-src/] [gdb-7.2/] [sim/] [testsuite/] [sim/] [cr16/] [loadd.cgs] - Rev 330
Compare with Previous | Blame | View Log
# cr16 testcase for loadd 0(regp),regp
# mach(): cr16
.include "testutils.inc"
start
.global ldb
ldb:
movd $data_loc, (r4,r3)
movd $0,(r6,r5)
loadd 0(r4,r3),(r6,r5)
test_h_grp "(r6, r5)", 0x12345678 # little endian processor
pass
data_loc:
.long 0x12345678