URL
https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk
Subversion Repositories openrisc_me
[/] [openrisc/] [trunk/] [gnu-src/] [newlib-1.18.0/] [newlib/] [libc/] [machine/] [arm/] [arm_asm.h] - Rev 207
Compare with Previous | Blame | View Log
/* * Copyright (c) 2009 ARM Ltd * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. The name of the company may not be used to endorse or promote * products derived from this software without specific prior written * permission. * * THIS SOFTWARE IS PROVIDED BY ARM LTD ``AS IS'' AND ANY EXPRESS OR IMPLIED * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. * IN NO EVENT SHALL ARM LTD BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ #ifndef ARM_ASM__H #define ARM_ASM__H /* First define some macros that keep everything else sane. */ #if defined (__ARM_ARCH_7A__) || defined (__ARM_ARCH_7R__) #define _ISA_ARM_7 #endif #if defined (_ISA_ARM_7) || defined (__ARM_ARCH_6__) || \ defined (__ARM_ARCH_6J__) || defined (__ARM_ARCH_6T2__) || \ defined (__ARM_ARCH_6K__) || defined (__ARM_ARCH_6ZK__) || \ defined (__ARM_ARCH_6Z__) #define _ISA_ARM_6 #endif #if defined (_ISA_ARM_6) || defined (__ARM_ARCH_5__) || \ defined (__ARM_ARCH_5T__) || defined (__ARM_ARCH_5TE__) || \ defined (__ARM_ARCH_5TEJ__) #define _ISA_ARM_5 #endif #if defined (_ISA_ARM_5) || defined (__ARM_ARCH_4T__) #define _ISA_ARM_4T #endif #if defined (__ARM_ARCH_7M__) || defined (__ARM_ARCH_7__) #define _ISA_THUMB_2 #endif #if defined (_ISA_THUMB_2) || defined (__ARM_ARCH_6M__) #define _ISA_THUMB_1 #endif /* Now some macros for common instruction sequences. */ asm(".macro RETURN cond=\n\t" #if defined (_ISA_ARM_4T) || defined (_ISA_THUMB_1) "bx\\cond lr\n\t" #else "mov\\cond pc, lr\n\t" #endif ".endm" ); asm(".macro optpld base, offset=#0\n\t" #if defined (_ISA_ARM_7) "pld [\\base, \\offset]\n\t" #endif ".endm" ); #endif /* ARM_ASM__H */