OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [binutils-2.20.1/] [gas/] [testsuite/] [gas/] [arm/] [arm-it-auto-2.d] - Rev 818

Compare with Previous | Blame | View Log

#name: ARM IT automatic instruction generation 2
#as: -mthumb -march=armv7a -mimplicit-it=always
#objdump: -d --prefix-addresses --show-raw-insn
#skip: *-*-*coff *-*-pe *-*-wince *-*-*aout* *-*-netbsd *-*-riscix*

.*: +file format .*arm.*

Disassembly of section .text:
00000000 <.text> 3a40           subs    r2, #64.*
00000002 <.text\+0x2> bfa1              itttt   ge
00000004 <.text\+0x4> e8a0 500a         stmiage.w       r0!, {r1, r3, ip, lr}
00000008 <.text\+0x8> e8a0 500a         stmiage.w       r0!, {r1, r3, ip, lr}
0000000c <.text\+0xc> e8a0 500a         stmiage.w       r0!, {r1, r3, ip, lr}
00000010 <.text\+0x10> e8a0 500a        stmiage.w       r0!, {r1, r3, ip, lr}
00000014 <.text\+0x14> dcf4             bgt.n   00000000 <.text>

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.