OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [gdb/] [features/] [rs6000/] [powerpc-vsx32.xml] - Rev 841

Compare with Previous | Blame | View Log

<?xml version="1.0"?>
<!-- Copyright (C) 2008, 2009, 2010 Free Software Foundation, Inc.

     Copying and distribution of this file, with or without modification,
     are permitted in any medium without royalty provided the copyright
     notice and this notice are preserved.  -->

<!-- PowerPC UISA - a PPC processor as viewed by user-level code.  A UISA-only
     view of the PowerPC.  Includes AltiVec and VSX vector registers.  -->

<!DOCTYPE target SYSTEM "gdb-target.dtd">
<target>
  <architecture>powerpc:common</architecture>
  <xi:include href="power-core.xml"/>
  <xi:include href="power-fpu.xml"/>
  <xi:include href="power-altivec.xml"/>
  <xi:include href="power-vsx.xml"/>
</target>

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.