OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [sim/] [testsuite/] [sim/] [fr30/] [andb.cgs] - Rev 841

Compare with Previous | Blame | View Log

# fr30 testcase for andb $Rj,@$Ri
# mach(): fr30

        .include "testutils.inc"

        START

        .text
        .global andb
andb:
        ; Test andb $Rj,@$Ri
        mvi_h_gr        0xaaaaaaaa,r7
        mvi_h_mem       0x55555555,sp
        set_cc          0x0b            ; Set mask opposite of expected
        andb            r7,@sp
        test_cc         0 1 1 1
        test_h_mem      0x00555555,sp

        mvi_h_mem       0xffffffff,sp
        set_cc          0x04            ; Set mask opposite of expected
        andb            r7,@sp
        test_cc         1 0 0 0
        test_h_mem      0xaaffffff,sp

        mvi_h_mem       0x0fffffff,sp
        set_cc          0x0d            ; Set mask opposite of expected
        andb            r7,@sp
        test_cc         0 0 0 1
        test_h_mem      0x0affffff,sp

        pass

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.