URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [sim/] [testsuite/] [sim/] [fr30/] [asr.cgs] - Rev 841
Compare with Previous | Blame | View Log
# fr30 testcase for asr $Rj,$Ri, asr $u4,$Rj# mach(): fr30.include "testutils.inc"START.text.global asrasr:; Test asr $Rj,$Rimvi_h_gr 0xdeadbee0,r7 ; Shift by 0mvi_h_gr 0x80000000,r8set_cc 0x05 ; Set mask opposite of expectedasr r7,r8test_cc 1 0 0 0test_h_gr 0x80000000,r8mvi_h_gr 0xdeadbee1,r7 ; Shift by 1mvi_h_gr 0x80000000,r8set_cc 0x07 ; Set mask opposite of expectedasr r7,r8test_cc 1 0 1 0test_h_gr 0xc0000000,r8mvi_h_gr 0xdeadbeff,r7 ; Shift by 31mvi_h_gr 0x80000000,r8set_cc 0x07 ; Set mask opposite of expectedasr r7,r8test_cc 1 0 1 0test_h_gr -1,r8mvi_h_gr 0xdeadbeff,r7 ; clear registermvi_h_gr 0x40000000,r8set_cc 0x0a ; Set mask opposite of expectedasr r7,r8test_cc 0 1 1 1test_h_gr 0x00000000,r8; Test asr $u4Rimvi_h_gr 0x80000000,r8set_cc 0x05 ; Set mask opposite of expectedasr 0,r8test_cc 1 0 0 0test_h_gr 0x80000000,r8mvi_h_gr 0x80000000,r8set_cc 0x07 ; Set mask opposite of expectedasr 1,r8test_cc 1 0 1 0test_h_gr 0xc0000000,r8mvi_h_gr 0x80000000,r8set_cc 0x07 ; Set mask opposite of expectedasr 15,r8test_cc 1 0 1 0test_h_gr 0xffff0000,r8mvi_h_gr 0x00004000,r8set_cc 0x0a ; Set mask opposite of expectedasr 15,r8test_cc 0 1 1 1test_h_gr 0x00000000,r8pass
