OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [sim/] [testsuite/] [sim/] [m32r/] [xor3.cgs] - Rev 841

Compare with Previous | Blame | View Log

# m32r testcase for xor3 $dr,$sr,#$uimm16
# mach(): m32r m32rx

        .include "testutils.inc"

        start

        .global xor3
xor3:

        mvi_h_gr  r5, 0
        mvi_h_gr  r4, 3
        xor3      r5, r4, #6
        test_h_gr r5, 5

        pass

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.