URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [drivers/] [or1200/] [crt0.S] - Rev 488
Go to most recent revision | Compare with Previous | Blame | View Log
#include "spr-defs.h"#include "board.h"/* ======================================================= [ macros ] === */#define REDZONE 128#define EXCEPTION_STACK_SIZE (128 + REDZONE)#define CLEAR_GPR(gpr) \l.or gpr, r0, r0#define ENTRY(symbol) \.global symbol ; \symbol:#define LOAD_SYMBOL_2_GPR(gpr,symbol) \.global symbol ; \l.movhi gpr, hi(symbol) ; \l.ori gpr, gpr, lo(symbol)// Really goes to configurable interrupt handler#define EXCEPTION_HANDLER \l.addi r1, r1, -EXCEPTION_STACK_SIZE; \l.sw 4(r1), r3; \l.sw 8(r1), r4; \l.mfspr r3,r0,SPR_NPC; \l.mfspr r4,r0,SPR_EPCR_BASE; \l.j default_exception_handler; \l.nop/* =================================================== [ exceptions ] === */.section .vectors, "ax"/* ---[ 0x100: RESET exception ]----------------------------------------- */.org 0x100l.movhi r0, 0l.movhi r1, 0l.movhi r2, 0l.movhi r3, 0l.movhi r4, 0l.movhi r5, 0l.movhi r6, 0l.movhi r7, 0l.movhi r8, 0l.movhi r9, 0l.movhi r10, 0l.movhi r11, 0l.movhi r12, 0l.movhi r13, 0l.movhi r14, 0l.movhi r15, 0l.movhi r16, 0l.movhi r17, 0l.movhi r18, 0l.movhi r19, 0l.movhi r20, 0l.movhi r21, 0l.movhi r22, 0l.movhi r23, 0l.movhi r24, 0l.movhi r25, 0l.movhi r26, 0l.movhi r27, 0l.movhi r28, 0l.movhi r29, 0l.movhi r30, 0l.movhi r31, 0/* Clear status register, set supervisor mode */l.ori r1, r0, SPR_SR_SMl.mtspr r0, r1, SPR_SR/* Clear timer */l.mtspr r0, r0, SPR_TTMR/* Early Stack initilization */LOAD_SYMBOL_2_GPR(r1, _stack)l.addi r2, r0, -3l.and r1, r1, r2/* Jump to program initialisation code */LOAD_SYMBOL_2_GPR(r4, _start)l.jr r4l.nop/* ---[ 0x200: BUS exception ]------------------------------------------- */.org 0x200EXCEPTION_HANDLER/* ---[ 0x300: Data Page Fault exception ]------------------------------- */.org 0x300EXCEPTION_HANDLER/* ---[ 0x400: Insn Page Fault exception ]------------------------------- */.org 0x400EXCEPTION_HANDLER/* ---[ 0x500: Timer exception ]----------------------------------------- */.org 0x500EXCEPTION_HANDLER/* ---[ 0x600: Aligment exception ]-------------------------------------- */.org 0x600EXCEPTION_HANDLER/* ---[ 0x700: Illegal insn exception ]---------------------------------- */.org 0x700EXCEPTION_HANDLER/* ---[ 0x800: External interrupt exception ]---------------------------- */.org 0x800EXCEPTION_HANDLER/* ---[ 0x900: DTLB miss exception ]------------------------------------- */.org 0x900EXCEPTION_HANDLER/* ---[ 0xa00: ITLB miss exception ]------------------------------------- */.org 0xa00EXCEPTION_HANDLER/* ---[ 0xb00: Range exception ]----------------------------------------- */.org 0xb00EXCEPTION_HANDLER/* ---[ 0xc00: Syscall exception ]--------------------------------------- */.org 0xc00EXCEPTION_HANDLER/* ---[ 0xd00: FPU exception ]------------------------------------------- */.org 0xd00EXCEPTION_HANDLER/* ---[ 0xe00: Trap exception ]------------------------------------------ */.org 0xe00EXCEPTION_HANDLER/* ---[ 0xf00 - 0x1400: Reserved exceptions ]---------------------------- *//*.org 0xf00EXCEPTION_HANDLER.org 0x1000EXCEPTION_HANDLER.org 0x1100EXCEPTION_HANDLER.org 0x1200EXCEPTION_HANDLER.org 0x1300EXCEPTION_HANDLER.org 0x1400EXCEPTION_HANDLER*//* ---[ 0x1500 - 0x1800: Implementation-specific exceptions ]------------ *//*.org 0x1500EXCEPTION_HANDLER.org 0x1600EXCEPTION_HANDLER.org 0x1700EXCEPTION_HANDLER.org 0x1800EXCEPTION_HANDLER*//* ---[ 0x1500 - 0x1F00: Custom exceptions ]----------------------------- *//*.org 0x1900EXCEPTION_HANDLER.org 0x1a00EXCEPTION_HANDLER.org 0x1b00EXCEPTION_HANDLER.org 0x1c00EXCEPTION_HANDLER.org 0x1d00EXCEPTION_HANDLER.org 0x1e00EXCEPTION_HANDLER.org 0x1f00EXCEPTION_HANDLER*//* ========================================================= [ entry ] === */.section .textENTRY(_start)/* Instruction cache enable *//* Check if IC present and skip enabling otherwise */l.mfspr r24,r0,SPR_UPRl.andi r26,r24,SPR_UPR_ICPl.sfeq r26,r0l.bf .L8l.nop/* Disable IC */l.mfspr r6,r0,SPR_SRl.addi r5,r0,-1l.xori r5,r5,SPR_SR_ICEl.and r5,r6,r5l.mtspr r0,r5,SPR_SR/* Establish cache block sizeIf BS=0, 16;If BS=1, 32;r14 contain block size*/l.mfspr r24,r0,SPR_ICCFGRl.andi r26,r24,SPR_ICCFGR_CBSl.srli r28,r26,7l.ori r30,r0,16l.sll r14,r30,r28/* Establish number of cache setsr16 contains number of cache setsr28 contains log(# of cache sets)*/l.andi r26,r24,SPR_ICCFGR_NCSl.srli r28,r26,3l.ori r30,r0,1l.sll r16,r30,r28/* Invalidate IC */l.addi r6,r0,0l.sll r5,r14,r28.L7:l.mtspr r0,r6,SPR_ICBIRl.sfne r6,r5l.bf .L7l.add r6,r6,r14/* Enable IC */l.mfspr r6,r0,SPR_SRl.ori r6,r6,SPR_SR_ICEl.mtspr r0,r6,SPR_SRl.nopl.nopl.nopl.nopl.nopl.nopl.nopl.nop.L8:/* Data cache enable *//* Check if DC present and skip enabling otherwise */l.mfspr r24,r0,SPR_UPRl.andi r26,r24,SPR_UPR_DCPl.sfeq r26,r0l.bf .L10l.nop/* Disable DC */l.mfspr r6,r0,SPR_SRl.addi r5,r0,-1l.xori r5,r5,SPR_SR_DCEl.and r5,r6,r5l.mtspr r0,r5,SPR_SR/* Establish cache block sizeIf BS=0, 16;If BS=1, 32;r14 contain block size*/l.mfspr r24,r0,SPR_DCCFGRl.andi r26,r24,SPR_DCCFGR_CBSl.srli r28,r26,7l.ori r30,r0,16l.sll r14,r30,r28/* Establish number of cache setsr16 contains number of cache setsr28 contains log(# of cache sets)*/l.andi r26,r24,SPR_DCCFGR_NCSl.srli r28,r26,3l.ori r30,r0,1l.sll r16,r30,r28/* Invalidate DC */l.addi r6,r0,0l.sll r5,r14,r28.L9:l.mtspr r0,r6,SPR_DCBIRl.sfne r6,r5l.bf .L9l.add r6,r6,r14/* Enable DC */l.mfspr r6,r0,SPR_SRl.ori r6,r6,SPR_SR_DCEl.mtspr r0,r6,SPR_SR.L10:/* Clear BSS */LOAD_SYMBOL_2_GPR(r28, _bss_start)LOAD_SYMBOL_2_GPR(r30, _bss_end)1:l.sw (0)(r28), r0l.sfltu r28, r30l.bf 1bl.addi r28, r28, 4/* Initialise UART in a C function *//*l.jal _uart_initl.nop*//* Jump to main program entry point (argc = argv = 0) */CLEAR_GPR(r3)CLEAR_GPR(r4)l.jal mainl.nop/* If program exits, call exit routine */l.addi r3, r11, 0l.jal exitl.nop/* ====================================== [ default exception handler ] === */default_exception_handler:l.sw 0x00(r1), r2l.sw 0x0c(r1), r5l.sw 0x10(r1), r6l.sw 0x14(r1), r7l.sw 0x18(r1), r8l.sw 0x1c(r1), r9l.sw 0x20(r1), r10l.sw 0x24(r1), r11l.sw 0x28(r1), r12l.sw 0x2c(r1), r13l.sw 0x30(r1), r14l.sw 0x34(r1), r15l.sw 0x38(r1), r16l.sw 0x3c(r1), r17l.sw 0x40(r1), r18l.sw 0x44(r1), r19l.sw 0x48(r1), r20l.sw 0x4c(r1), r21l.sw 0x50(r1), r22l.sw 0x54(r1), r23l.sw 0x58(r1), r24l.sw 0x5c(r1), r25l.sw 0x60(r1), r26l.sw 0x64(r1), r27l.sw 0x68(r1), r28l.sw 0x6c(r1), r29l.sw 0x70(r1), r30l.sw 0x74(r1), r31l.sw 0x78(r1), r32l.jal default_exception_handler_cl.nopl.lwz r2, 0x00(r1)l.lwz r3, 0x04(r1)l.lwz r4, 0x08(r1)l.lwz r5, 0x0c(r1)l.lwz r6, 0x10(r1)l.lwz r7, 0x14(r1)l.lwz r8, 0x18(r1)l.lwz r9, 0x1c(r1)l.lwz r10, 0x20(r1)l.lwz r11, 0x24(r1)l.lwz r12, 0x28(r1)l.lwz r13, 0x2c(r1)l.lwz r14, 0x30(r1)l.lwz r15, 0x34(r1)l.lwz r16, 0x38(r1)l.lwz r17, 0x3c(r1)l.lwz r18, 0x40(r1)l.lwz r19, 0x44(r1)l.lwz r20, 0x48(r1)l.lwz r21, 0x4c(r1)l.lwz r22, 0x50(r1)l.lwz r23, 0x54(r1)l.lwz r24, 0x58(r1)l.lwz r25, 0x5c(r1)l.lwz r26, 0x60(r1)l.lwz r27, 0x64(r1)l.lwz r28, 0x68(r1)l.lwz r29, 0x6c(r1)l.lwz r30, 0x70(r1)l.lwz r31, 0x74(r1)l.lwz r32, 0x78(r1)l.addi r1, r1, EXCEPTION_STACK_SIZEl.rfel.nop
Go to most recent revision | Compare with Previous | Blame | View Log
