OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [arm/] [xscale/] [mpc50/] [v2_0/] [include/] [pkgconf/] [mlt_arm_pxa2x0_mpc50_ram.h] - Rev 174

Compare with Previous | Blame | View Log

#ifndef __ASSEMBLER__
#include <cyg/infra/cyg_type.h>
#include <stddef.h>
 
#endif
#define CYGMEM_REGION_ram			(0x00000000)
#define CYGMEM_REGION_ram_SIZE		(0x2000000)
#define CYGMEM_REGION_ram_ATTR		(CYGMEM_REGION_ATTR_R | CYGMEM_REGION_ATTR_W)
#ifndef __ASSEMBLER__
extern char CYG_LABEL_NAME			(__heap1) [];
#endif
#define CYGMEM_SECTION_heap1		(CYG_LABEL_NAME (__heap1))
#define CYGMEM_SECTION_heap1_SIZE	(0x2000000 - (size_t) CYG_LABEL_NAME (__heap1))
 
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.