URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [rtos/] [ecos-3.0/] [packages/] [hal/] [powerpc/] [mpc8xx/] [current/] [include/] [var_cache.h] - Rev 838
Go to most recent revision | Compare with Previous | Blame | View Log
#ifndef CYGONCE_VAR_CACHE_H #define CYGONCE_VAR_CACHE_H //============================================================================= // // var_cache.h // // Variant HAL cache control API // //============================================================================= // ####ECOSGPLCOPYRIGHTBEGIN#### // ------------------------------------------- // This file is part of eCos, the Embedded Configurable Operating System. // Copyright (C) 1998, 1999, 2000, 2001, 2002, 2003 Free Software Foundation, Inc. // // eCos is free software; you can redistribute it and/or modify it under // the terms of the GNU General Public License as published by the Free // Software Foundation; either version 2 or (at your option) any later // version. // // eCos is distributed in the hope that it will be useful, but WITHOUT // ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License // for more details. // // You should have received a copy of the GNU General Public License // along with eCos; if not, write to the Free Software Foundation, Inc., // 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. // // As a special exception, if other files instantiate templates or use // macros or inline functions from this file, or you compile this file // and link it with other works to produce a work based on this file, // this file does not by itself cause the resulting work to be covered by // the GNU General Public License. However the source code for this file // must still be made available in accordance with section (3) of the GNU // General Public License v2. // // This exception does not invalidate any other reasons why a work based // on this file might be covered by the GNU General Public License. // ------------------------------------------- // ####ECOSGPLCOPYRIGHTEND#### //============================================================================= //#####DESCRIPTIONBEGIN#### // // Author(s): nickg // Contributors:nickg, jskov // Date: 2000-04-02 // Purpose: Variant cache control API // Description: The macros defined here provide the HAL APIs for handling // cache control operations on the MPC8xx variant CPUs. // Usage: Is included via the architecture cache header: // #include <cyg/hal/hal_cache.h> // ... // //####DESCRIPTIONEND#### // //============================================================================= #include <pkgconf/hal.h> #include <cyg/infra/cyg_type.h> #include <cyg/hal/ppc_regs.h> #include <cyg/hal/plf_cache.h> //----------------------------------------------------------------------------- // Cache dimensions - these vary between the 8xx sub-models #if defined(CYGHWR_HAL_POWERPC_MPC8XX_862P) // Data cache #define HAL_DCACHE_SIZE (8*1024) // Size of data cache in bytes #define HAL_DCACHE_LINE_SIZE 16 // Size of a data cache line #define HAL_DCACHE_WAYS 2 // Associativity of the cache // Instruction cache #define HAL_ICACHE_SIZE (16*1024) // Size of cache in bytes #define HAL_ICACHE_LINE_SIZE 16 // Size of a cache line #define HAL_ICACHE_WAYS 2 // Associativity of the cache #endif // defined(CYGHWR_HAL_POWERPC_MPC862P) #if defined(CYGHWR_HAL_POWERPC_MPC8XX_860) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_860T) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_862T) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_866T) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_855T) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_852T) // Data cache #define HAL_DCACHE_SIZE 4096 // Size of data cache in bytes #define HAL_DCACHE_LINE_SIZE 16 // Size of a data cache line #define HAL_DCACHE_WAYS 2 // Associativity of the cache // Instruction cache #define HAL_ICACHE_SIZE 4096 // Size of cache in bytes #define HAL_ICACHE_LINE_SIZE 16 // Size of a cache line #define HAL_ICACHE_WAYS 2 // Associativity of the cache #endif // defined(CYGHWR_HAL_POWERPC_MPC860) #if defined(CYGHWR_HAL_POWERPC_MPC8XX_823) || \ defined(CYGHWR_HAL_POWERPC_MPC8XX_850) // Data cache #define HAL_DCACHE_SIZE 1024 // Size of data cache in bytes #define HAL_DCACHE_LINE_SIZE 16 // Size of a data cache line #define HAL_DCACHE_WAYS 2 // Associativity of the cache // Instruction cache #define HAL_ICACHE_SIZE 2048 // Size of cache in bytes #define HAL_ICACHE_LINE_SIZE 16 // Size of a cache line #define HAL_ICACHE_WAYS 2 // Associativity of the cache #endif // defined(CYGHWR_HAL_POWERPC_MPC8XX_823) || defined(CYGHWR_HAL_POWERPC_MPC8XX_850) #ifndef HAL_ICACHE_SIZE #error Missing cache definitions for this processor? #endif #define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS)) #define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS)) //----------------------------------------------------------------------------- // Global control of data cache // Enable the data cache #define HAL_DCACHE_ENABLE() \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), "r" (CYGARC_REG_DC_CMD_CE)) // Disable the data cache #define HAL_DCACHE_DISABLE() \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), "r" (CYGARC_REG_DC_CMD_CD)) // Invalidate the entire cache // Note: Any locked lines will not be invalidated. #define HAL_DCACHE_INVALIDATE_ALL() \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), \ "r" (CYGARC_REG_DC_CMD_IA)) // Synchronize the contents of the cache with memory. #if defined(CYGHWR_HAL_POWERPC_MPC8XX_850) // Note: the data cache flush seems to be broken on this chip :-( #define HAL_DCACHE_SYNC() \ CYG_MACRO_START \ cyg_int32 i; \ cyg_uint32 *__base = (cyg_uint32 *) (0); \ for(i=0;i< (2 * HAL_DCACHE_SIZE/HAL_DCACHE_LINE_SIZE);i++,__base += HAL_DCACHE_LINE_SIZE/4){ \ asm volatile ("lwz %%r0,0(%0);"::"r"(__base):"r0"); \ } \ CYG_MACRO_END #else #define HAL_DCACHE_SYNC() \ CYG_MACRO_START \ cyg_int32 i; \ for (i = 0; i < HAL_DCACHE_SETS; i++){ \ asm volatile ("sync;" \ "mtspr %0, %2;" \ "mtspr %1, %4;" \ "mtspr %0, %3;" \ "mtspr %1, %4;" \ : /* no output */ \ : /* %0 */ "I" (CYGARC_REG_DC_ADR), \ /* %1 */ "I" (CYGARC_REG_DC_CST), \ /* %2 */ "r" (CYGARC_REG_DC_ADR_WAY0 \ |(i << CYGARC_REG_DC_ADR_SETID_SHIFT)), \ /* %3 */ "r" (CYGARC_REG_DC_ADR_WAY1 \ |(i << CYGARC_REG_DC_ADR_SETID_SHIFT)), \ /* %4 */ "r" (CYGARC_REG_DC_CMD_FL)); \ } \ CYG_MACRO_END #endif // Query the state of the data cache #define HAL_DCACHE_IS_ENABLED(_state_) \ asm volatile ("mfspr %0, %1;" \ "rlwinm %0,%0,1,31,31;" \ : "=r" (_state_) : "I" (CYGARC_REG_DC_CST)) // Set the data cache refill burst size //#define HAL_DCACHE_BURST_SIZE(_size_) // Set the data cache write mode #define HAL_DCACHE_WRITE_MODE( _mode_ ) \ CYG_MACRO_START \ if (_mode_ == HAL_DCACHE_WRITETHRU_MODE) { \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), \ "r" (CYGARC_REG_DC_CMD_SW)); \ } \ if (_mode_ == HAL_DCACHE_WRITEBACK_MODE) { \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), \ "r" (CYGARC_REG_DC_CMD_CW)); \ } \ CYG_MACRO_END #define HAL_DCACHE_WRITETHRU_MODE 0 #define HAL_DCACHE_WRITEBACK_MODE 1 // Load the contents of the given address range into the data cache // and then lock the cache so that it stays there. // Restrictions: This implementation only allows a single area to be // locked at any one time. This area must be 2kB or less in size. // Implementation: Flush entire cache, then invalidate it. This // ensures that the fetched data go into way0. #define HAL_DCACHE_LOCK(_base_, _size_) \ CYG_MACRO_START \ cyg_int32 __scratch; \ cyg_uint32 __base = (cyg_uint32)(_base_); \ cyg_int32 __l = ((__base / HAL_DCACHE_LINE_SIZE) % HAL_DCACHE_SETS); \ cyg_int32 __count = ((_size_) / HAL_DCACHE_LINE_SIZE); \ HAL_DCACHE_DISABLE(); \ HAL_DCACHE_SYNC (); \ HAL_DCACHE_INVALIDATE_ALL (); \ HAL_DCACHE_ENABLE(); \ do { \ asm volatile ("lbz %0,0(%1);" \ "sync;" \ "mtspr %2, %4;" \ "mtspr %3, %5;" \ : /* %0 */ "=&r" (__scratch) \ : /* %1 */ "b" (__base), \ /* %2 */ "I" (CYGARC_REG_DC_ADR), \ /* %3 */ "I" (CYGARC_REG_DC_CST), \ /* %4 */ "r" (CYGARC_REG_DC_ADR_WAY0 \ |(__l<<CYGARC_REG_DC_ADR_SETID_SHIFT)), \ /* %5 */ "r" (CYGARC_REG_DC_CMD_LL)); \ __l++; \ __base += HAL_DCACHE_LINE_SIZE; \ } while (__count--); \ CYG_MACRO_END // Undo a previous lock operation // Implementation: Unlocks entire cache. #define HAL_DCACHE_UNLOCK(_base_, _size_) \ HAL_DCACHE_UNLOCK_ALL() // Unlock entire cache #define HAL_DCACHE_UNLOCK_ALL() \ CYG_MACRO_START \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_DC_CST), \ "r" (CYGARC_REG_DC_CMD_UA)); \ CYG_MACRO_END //----------------------------------------------------------------------------- // Data cache line control // Allocate cache lines for the given address range without reading its // contents from memory. //#define HAL_DCACHE_ALLOCATE( _base_ , _size_ ) // Write dirty cache lines to memory and invalidate the cache entries // for the given address range. #define HAL_DCACHE_FLUSH( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbf 0,%0;sync;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END // Invalidate cache lines in the given range without writing to memory. #define HAL_DCACHE_INVALIDATE( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbi 0,%0;sync;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END // Write dirty cache lines to memory for the given address range. #define HAL_DCACHE_STORE( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbst 0,%0;sync;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END // Preread the given range into the cache with the intention of reading // from it later. #define HAL_DCACHE_READ_HINT( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbt 0,%0;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END // Preread the given range into the cache with the intention of writing // to it later. #define HAL_DCACHE_WRITE_HINT( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbtst 0,%0;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END // Allocate and zero the cache lines associated with the given range. #define HAL_DCACHE_ZERO( _base_ , _size_ ) \ CYG_MACRO_START \ cyg_uint32 __base = (cyg_uint32) (_base_); \ cyg_int32 __size = (cyg_int32) (_size_); \ while (__size > 0) { \ asm volatile ("dcbz 0,%0;" : : "r" (__base)); \ __base += HAL_DCACHE_LINE_SIZE; \ __size -= HAL_DCACHE_LINE_SIZE; \ } \ CYG_MACRO_END //----------------------------------------------------------------------------- // Global control of Instruction cache // Enable the instruction cache #define HAL_ICACHE_ENABLE() \ asm volatile ("isync;" \ "mtspr %0, %1;" \ "isync" \ : : "I" (CYGARC_REG_IC_CST), "r" (CYGARC_REG_IC_CMD_CE)) // Disable the instruction cache #define HAL_ICACHE_DISABLE() \ asm volatile ("isync;" \ "mtspr %0, %1;" \ "isync" \ : : "I" (CYGARC_REG_IC_CST), "r" (CYGARC_REG_IC_CMD_CD)) // Invalidate the entire cache #define HAL_ICACHE_INVALIDATE_ALL() \ asm volatile ("isync;" \ "mtspr %0, %1;" \ "isync" \ : : "I" (CYGARC_REG_IC_CST), \ "r" (CYGARC_REG_IC_CMD_IA)) // Synchronize the contents of the cache with memory. #define HAL_ICACHE_SYNC() \ HAL_ICACHE_INVALIDATE_ALL() // Query the state of the instruction cache #define HAL_ICACHE_IS_ENABLED(_state_) \ asm volatile ("mfspr %0, %1;" \ "rlwinm %0,%0,1,31,31;" \ : "=r" (_state_) : "I" (CYGARC_REG_IC_CST)) // Set the instruction cache refill burst size //#define HAL_ICACHE_BURST_SIZE(_size_) // Load the contents of the given address range into the instruction cache // and then lock the cache so that it stays there. // Restrictions: This implementation only allows a single area to be // locked at any one time. This area must be 2kB or less in size. // Implementation: Flush entire cache, then invalidate it. This // ensures that the fetched data go into way0. #define HAL_ICACHE_LOCK(_base_, _size_) \ CYG_MACRO_START \ unsigned long __base = \ ((unsigned long) (_base_)) & ~(HAL_ICACHE_LINE_SIZE-1); \ int __count = ((_size_) / HAL_ICACHE_LINE_SIZE); \ do { \ asm volatile ("mtspr %0, %2;" \ "mtspr %1, %3;" \ "isync;" \ : /* no output */ \ : /* %0 */ "I" (CYGARC_REG_IC_ADR), \ /* %1 */ "I" (CYGARC_REG_IC_CST), \ /* %2 */ "r" (__base), \ /* %3 */ "r" (CYGARC_REG_IC_CMD_LL)); \ __base += HAL_ICACHE_LINE_SIZE; \ } while (__count--); \ CYG_MACRO_END // Undo a previous lock operation // Implementation: Unlocks entire cache. #define HAL_ICACHE_UNLOCK(_base_, _size_) \ HAL_ICACHE_UNLOCK_ALL() // Unlock entire cache #define HAL_ICACHE_UNLOCK_ALL() \ CYG_MACRO_START \ asm volatile ("sync;" \ "mtspr %0, %1;" \ : : "I" (CYGARC_REG_IC_CST), \ "r" (CYGARC_REG_IC_CMD_UA)); \ CYG_MACRO_END //----------------------------------------------------------------------------- // Instruction cache line control // Invalidate cache lines in the given range without writing to memory. //#define HAL_ICACHE_INVALIDATE( _base_ , _size_ ) //----------------------------------------------------------------------------- #endif // ifndef CYGONCE_VAR_CACHE_H // End of var_cache.h
Go to most recent revision | Compare with Previous | Blame | View Log