URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [rtos/] [freertos-6.1.1/] [Demo/] [OpenRISC_SIM_GCC/] [drivers/] [gpio.c] - Rev 750
Go to most recent revision | Compare with Previous | Blame | View Log
#include "board.h" #include "gpio.h" #include "support.h" #ifdef GPIO_NUM_CORES const int GPIO_BASE_ADR[GPIO_NUM_CORES] = {GPIO0_BASE, GPIO1_BASE}; #else const int GPIO_BASE_ADR[1] = {GPIO0_BASE}; #endif void gpio_init(int core) { // interrupt setup // global interrupt disable REG32(GPIO_BASE_ADR[core] + GPIO_CTRL ) = 0x0; // mask all input interrupt REG32(GPIO_BASE_ADR[core] + GPIO_INTE ) = 0x0; // clear interrupt interrupt REG32(GPIO_BASE_ADR[core] + GPIO_INTS ) = 0x0; // set input interrupt posedge trigering mode REG32(GPIO_BASE_ADR[core] + GPIO_PTRIG ) = 0xFFFFFFFF; // I/O setup // clear all GPIO output REG32(GPIO_BASE_ADR[core] + GPIO_OUT ) = 0x0; // set all GPIO is input REG32(GPIO_BASE_ADR[core] + GPIO_OE ) = 0xFFFFFFFF; // disable AUX input REG32(GPIO_BASE_ADR[core] + GPIO_AUX ) = 0x0; // Input sampling mode setup // use system bus clock to sampling GPIO inputs REG32(GPIO_BASE_ADR[core] + GPIO_ECLK ) = 0x0; // ECLK active posedge REG32(GPIO_BASE_ADR[core] + GPIO_NEC ) = 0x0; } void set_gpio_direction(int core, unsigned int dirs) { REG32(GPIO_BASE_ADR[core] + GPIO_OE ) = dirs; } unsigned int gpio_read(int core) { return REG32(GPIO_BASE_ADR[core] + GPIO_IN ); } void gpio_write(int core, unsigned int value) { REG32(GPIO_BASE_ADR[core] + GPIO_OUT ) = value; }
Go to most recent revision | Compare with Previous | Blame | View Log