URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [rtos/] [freertos-6.1.1/] [Demo/] [PPC405_Xilinx_Virtex4_GCC/] [system.mhs] - Rev 617
Go to most recent revision | Compare with Previous | Blame | View Log
# ############################################################################### Created by Base System Builder Wizard for Xilinx EDK 10.1.01 Build EDK_K_SP1.3# Fri May 09 11:01:33 2008# Target Board: Xilinx Virtex 4 ML403 Evaluation Platform Rev 1# Family: virtex4# Device: xc4vfx12# Package: ff668# Speed Grade: -10# Processor: ppc405_0# Processor clock frequency: 200.00 MHz# Bus clock frequency: 100.00 MHz# Total Off Chip Memory : 1 MB# - SRAM = 1 MB# ##############################################################################PARAMETER VERSION = 2.1.0PORT fpga_0_RS232_Uart_RX_pin = fpga_0_RS232_Uart_RX, DIR = IPORT fpga_0_RS232_Uart_TX_pin = fpga_0_RS232_Uart_TX, DIR = OPORT fpga_0_LEDs_4Bit_GPIO_IO_pin = fpga_0_LEDs_4Bit_GPIO_IO, DIR = IO, VEC = [0:3]PORT fpga_0_LEDs_Positions_GPIO_IO_pin = fpga_0_LEDs_Positions_GPIO_IO, DIR = IO, VEC = [0:4]PORT fpga_0_SysACE_CompactFlash_SysACE_CLK_pin = fpga_0_SysACE_CompactFlash_SysACE_CLK, DIR = IPORT fpga_0_SysACE_CompactFlash_SysACE_MPA_pin = fpga_0_SysACE_CompactFlash_SysACE_MPA, DIR = O, VEC = [6:1]PORT fpga_0_SysACE_CompactFlash_SysACE_MPD_pin = fpga_0_SysACE_CompactFlash_SysACE_MPD, DIR = IO, VEC = [15:0]PORT fpga_0_SysACE_CompactFlash_SysACE_CEN_pin = fpga_0_SysACE_CompactFlash_SysACE_CEN, DIR = OPORT fpga_0_SysACE_CompactFlash_SysACE_OEN_pin = fpga_0_SysACE_CompactFlash_SysACE_OEN, DIR = OPORT fpga_0_SysACE_CompactFlash_SysACE_WEN_pin = fpga_0_SysACE_CompactFlash_SysACE_WEN, DIR = OPORT fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin = fpga_0_SysACE_CompactFlash_SysACE_MPIRQ, DIR = IPORT fpga_0_SRAM_Mem_A_pin = fpga_0_SRAM_Mem_A, DIR = O, VEC = [9:29]PORT fpga_0_SRAM_Mem_BEN_pin = fpga_0_SRAM_Mem_BEN, DIR = O, VEC = [0:3]PORT fpga_0_SRAM_Mem_WEN_pin = fpga_0_SRAM_Mem_WEN, DIR = OPORT fpga_0_SRAM_Mem_DQ_pin = fpga_0_SRAM_Mem_DQ, DIR = IO, VEC = [0:31]PORT fpga_0_SRAM_Mem_OEN_pin = fpga_0_SRAM_Mem_OEN, DIR = O, VEC = [0:0]PORT fpga_0_SRAM_Mem_CEN_pin = fpga_0_SRAM_Mem_CEN, DIR = O, VEC = [0:0]PORT fpga_0_SRAM_Mem_ADV_LDN_pin = fpga_0_SRAM_Mem_ADV_LDN, DIR = OPORT fpga_0_SRAM_CLOCK = sys_clk_s, DIR = OPORT sys_clk_pin = dcm_clk_s, DIR = I, SIGIS = CLK, CLK_FREQ = 100000000PORT sys_rst_pin = sys_rst_s, DIR = I, RST_POLARITY = 0, SIGIS = RSTBEGIN ppc405_virtex4PARAMETER INSTANCE = ppc405_0PARAMETER HW_VER = 2.01.aPARAMETER C_FASTEST_PLB_CLOCK = DPLB0PARAMETER C_APU_CONTROL = 0b0000000000000001PARAMETER C_IDCR_BASEADDR = 0b0100000000PARAMETER C_IDCR_HIGHADDR = 0b0111111111BUS_INTERFACE JTAGPPC = jtagppc_0_0BUS_INTERFACE IPLB0 = plbBUS_INTERFACE DPLB0 = plbBUS_INTERFACE RESETPPC = ppc_reset_busPORT CPMC405CLOCK = proc_clk_sPORT EICC405EXTINPUTIRQ = EICC405EXTINPUTIRQENDBEGIN jtagppc_cntlrPARAMETER INSTANCE = jtagppc_0PARAMETER HW_VER = 2.01.aBUS_INTERFACE JTAGPPC0 = jtagppc_0_0ENDBEGIN plb_v46PARAMETER INSTANCE = plbPARAMETER C_DCR_INTFCE = 0PARAMETER C_NUM_CLK_PLB2OPB_REARB = 100PARAMETER HW_VER = 1.02.aPORT PLB_Clk = sys_clk_sPORT SYS_Rst = sys_bus_resetENDBEGIN xps_uartlitePARAMETER INSTANCE = RS232_UartPARAMETER HW_VER = 1.00.aPARAMETER C_BAUDRATE = 9600PARAMETER C_DATA_BITS = 8PARAMETER C_ODD_PARITY = 0PARAMETER C_USE_PARITY = 0PARAMETER C_SPLB_CLK_FREQ_HZ = 100000000PARAMETER C_BASEADDR = 0x84000000PARAMETER C_HIGHADDR = 0x8400ffffBUS_INTERFACE SPLB = plbPORT RX = fpga_0_RS232_Uart_RXPORT TX = fpga_0_RS232_Uart_TXPORT Interrupt = RS232_Uart_InterruptENDBEGIN xps_gpioPARAMETER INSTANCE = LEDs_4BitPARAMETER HW_VER = 1.00.aPARAMETER C_GPIO_WIDTH = 4PARAMETER C_IS_DUAL = 0PARAMETER C_IS_BIDIR = 1PARAMETER C_ALL_INPUTS = 0PARAMETER C_BASEADDR = 0x81400000PARAMETER C_HIGHADDR = 0x8140ffffBUS_INTERFACE SPLB = plbPORT GPIO_IO = fpga_0_LEDs_4Bit_GPIO_IOENDBEGIN xps_gpioPARAMETER INSTANCE = LEDs_PositionsPARAMETER HW_VER = 1.00.aPARAMETER C_GPIO_WIDTH = 5PARAMETER C_IS_DUAL = 0PARAMETER C_IS_BIDIR = 1PARAMETER C_ALL_INPUTS = 0PARAMETER C_BASEADDR = 0x81420000PARAMETER C_HIGHADDR = 0x8142ffffBUS_INTERFACE SPLB = plbPORT GPIO_IO = fpga_0_LEDs_Positions_GPIO_IOENDBEGIN xps_sysacePARAMETER INSTANCE = SysACE_CompactFlashPARAMETER HW_VER = 1.00.aPARAMETER C_MEM_WIDTH = 16PARAMETER C_BASEADDR = 0x83600000PARAMETER C_HIGHADDR = 0x8360ffffBUS_INTERFACE SPLB = plbPORT SysACE_CLK = fpga_0_SysACE_CompactFlash_SysACE_CLKPORT SysACE_MPA = fpga_0_SysACE_CompactFlash_SysACE_MPA & SysACE_CompactFlash_SysACE_MPAPORT SysACE_MPD = fpga_0_SysACE_CompactFlash_SysACE_MPDPORT SysACE_CEN = fpga_0_SysACE_CompactFlash_SysACE_CENPORT SysACE_OEN = fpga_0_SysACE_CompactFlash_SysACE_OENPORT SysACE_WEN = fpga_0_SysACE_CompactFlash_SysACE_WENPORT SysACE_MPIRQ = fpga_0_SysACE_CompactFlash_SysACE_MPIRQENDBEGIN xps_mch_emcPARAMETER INSTANCE = SRAMPARAMETER HW_VER = 1.01.aPARAMETER C_MCH_PLB_CLK_PERIOD_PS = 10000PARAMETER C_NUM_BANKS_MEM = 1PARAMETER C_MAX_MEM_WIDTH = 32PARAMETER C_INCLUDE_NEGEDGE_IOREGS = 1PARAMETER C_INCLUDE_DATAWIDTH_MATCHING_0 = 1PARAMETER C_MEM0_WIDTH = 32PARAMETER C_SYNCH_MEM_0 = 1PARAMETER C_TCEDV_PS_MEM_0 = 0PARAMETER C_TWC_PS_MEM_0 = 0PARAMETER C_TAVDV_PS_MEM_0 = 0PARAMETER C_TWP_PS_MEM_0 = 0PARAMETER C_THZCE_PS_MEM_0 = 0PARAMETER C_TLZWE_PS_MEM_0 = 0PARAMETER C_MEM0_BASEADDR = 0xfff00000PARAMETER C_MEM0_HIGHADDR = 0xffffffffBUS_INTERFACE SPLB = plbPORT Mem_A = fpga_0_SRAM_Mem_A_splitPORT Mem_BEN = fpga_0_SRAM_Mem_BENPORT Mem_WEN = fpga_0_SRAM_Mem_WENPORT Mem_DQ = fpga_0_SRAM_Mem_DQPORT Mem_OEN = fpga_0_SRAM_Mem_OENPORT Mem_CEN = fpga_0_SRAM_Mem_CENPORT Mem_ADV_LDN = fpga_0_SRAM_Mem_ADV_LDNPORT RdClk = sys_clk_sENDBEGIN util_bus_splitPARAMETER INSTANCE = SRAM_util_bus_split_0PARAMETER HW_VER = 1.00.aPARAMETER C_SIZE_IN = 32PARAMETER C_LEFT_POS = 9PARAMETER C_SPLIT = 30PORT Sig = fpga_0_SRAM_Mem_A_splitPORT Out1 = fpga_0_SRAM_Mem_AENDBEGIN clock_generatorPARAMETER INSTANCE = clock_generator_0PARAMETER HW_VER = 2.01.aPARAMETER C_EXT_RESET_HIGH = 1PARAMETER C_CLKIN_FREQ = 100000000PARAMETER C_CLKOUT0_FREQ = 200000000PARAMETER C_CLKOUT0_BUF = TRUEPARAMETER C_CLKOUT0_PHASE = 0PARAMETER C_CLKOUT0_GROUP = NONEPARAMETER C_CLKOUT1_FREQ = 100000000PARAMETER C_CLKOUT1_BUF = TRUEPARAMETER C_CLKOUT1_PHASE = 0PARAMETER C_CLKOUT1_GROUP = NONEPORT CLKOUT0 = proc_clk_sPORT CLKOUT1 = sys_clk_sPORT CLKIN = dcm_clk_sPORT LOCKED = Dcm_all_lockedPORT RST = net_gndENDBEGIN proc_sys_resetPARAMETER INSTANCE = proc_sys_reset_0PARAMETER HW_VER = 2.00.aPARAMETER C_EXT_RESET_HIGH = 0BUS_INTERFACE RESETPPC0 = ppc_reset_busPORT Slowest_sync_clk = sys_clk_sPORT Dcm_locked = Dcm_all_lockedPORT Ext_Reset_In = sys_rst_sPORT Bus_Struct_Reset = sys_bus_resetPORT Peripheral_Reset = sys_periph_resetENDBEGIN xps_intcPARAMETER INSTANCE = xps_intc_0PARAMETER HW_VER = 1.00.aPARAMETER C_BASEADDR = 0x81800000PARAMETER C_HIGHADDR = 0x8180ffffBUS_INTERFACE SPLB = plbPORT Irq = EICC405EXTINPUTIRQPORT Intr = RS232_Uart_InterruptEND
Go to most recent revision | Compare with Previous | Blame | View Log
