OpenCores
URL https://opencores.org/ocsvn/or1200_soc/or1200_soc/trunk

Subversion Repositories or1200_soc

[/] [or1200_soc/] [trunk/] [boards/] [de1_board/] [syn/] [adbg/] [de1_top.flow.rpt] - Rev 25

Compare with Previous | Blame | View Log

Flow report for de1_top
Wed Feb 17 15:51:57 2010
Quartus II Version 9.1 Build 304 01/25/2010 Service Pack 1 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Flow Summary
  3. Flow Settings
  4. Flow Non-Default Global Settings
  5. Flow Elapsed Time
  6. Flow OS Summary
  7. Flow Log



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2010 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+-----------------------------------------------------------------------------------+
; Flow Summary                                                                      ;
+------------------------------------+----------------------------------------------+
; Flow Status                        ; Successful - Wed Feb 17 15:51:57 2010        ;
; Quartus II Version                 ; 9.1 Build 304 01/25/2010 SP 1 SJ Web Edition ;
; Revision Name                      ; de1_top                                      ;
; Top-level Entity Name              ; top                                          ;
; Family                             ; Cyclone II                                   ;
; Device                             ; EP2C20F484C7                                 ;
; Timing Models                      ; Final                                        ;
; Met timing requirements            ; Yes                                          ;
; Total logic elements               ; 12,469 / 18,752 ( 66 % )                     ;
;     Total combinational functions  ; 10,134 / 18,752 ( 54 % )                     ;
;     Dedicated logic registers      ; 6,018 / 18,752 ( 32 % )                      ;
; Total registers                    ; 6018                                         ;
; Total pins                         ; 283 / 315 ( 90 % )                           ;
; Total virtual pins                 ; 0                                            ;
; Total memory bits                  ; 8,448 / 239,616 ( 4 % )                      ;
; Embedded Multiplier 9-bit elements ; 8 / 52 ( 15 % )                              ;
; Total PLLs                         ; 0 / 4 ( 0 % )                                ;
+------------------------------------+----------------------------------------------+


+-----------------------------------------+
; Flow Settings                           ;
+-------------------+---------------------+
; Option            ; Setting             ;
+-------------------+---------------------+
; Start date & time ; 02/17/2010 15:35:01 ;
; Main task         ; Compilation         ;
; Revision Name     ; de1_top             ;
+-------------------+---------------------+


+-----------------------------------------------------------------------------------------------------------------------------------------+
; Flow Non-Default Global Settings                                                                                                        ;
+-------------------------------------+--------------------------------------------------------+---------------+-------------+------------+
; Assignment Name                     ; Value                                                  ; Default Value ; Entity Name ; Section Id ;
+-------------------------------------+--------------------------------------------------------+---------------+-------------+------------+
; COMPILER_SIGNATURE_ID               ; 896438637816.126644970103216                           ; --            ; --          ; --         ;
; ENABLE_SIGNALTAP                    ; Off                                                    ; --            ; --          ; --         ;
; NUM_PARALLEL_PROCESSORS             ; 2                                                      ; --            ; --          ; --         ;
; PARTITION_COLOR                     ; 2147039                                                ; --            ; top         ; Top        ;
; PARTITION_FITTER_PRESERVATION_LEVEL ; PLACEMENT                                              ; --            ; top         ; Top        ;
; PARTITION_NETLIST_TYPE              ; SOURCE                                                 ; --            ; top         ; Top        ;
; POWER_BOARD_THERMAL_MODEL           ; None (CONSERVATIVE)                                    ; --            ; --          ; --         ;
; POWER_PRESET_COOLING_SOLUTION       ; 23 MM HEAT SINK WITH 200 LFPM AIRFLOW                  ; --            ; --          ; --         ;
; SAVE_DISK_SPACE                     ; Off                                                    ; On            ; --          ; --         ;
; SEARCH_PATH                         ; c:\qaz\_cvs_work\units\or1200_soc\sw\load_this_to_ram  ; --            ; --          ; --         ;
; SEARCH_PATH                         ; c:\qaz\_cvs_work\units\or1200_soc\src                  ; --            ; --          ; --         ;
; SEARCH_PATH                         ; c:\qaz\_cvs_work\units\or1200_soc\boards\de1_board\src ; --            ; --          ; --         ;
; SMART_RECOMPILE                     ; On                                                     ; Off           ; --          ; --         ;
; TOP_LEVEL_ENTITY                    ; top                                                    ; de1_top       ; --          ; --         ;
; USE_SIGNALTAP_FILE                  ; stp1.stp                                               ; --            ; --          ; --         ;
+-------------------------------------+--------------------------------------------------------+---------------+-------------+------------+


+-----------------------------------------------------------------------------------------------------------------------------+
; Flow Elapsed Time                                                                                                           ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
; Module Name             ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
; Analysis & Synthesis    ; 00:02:17     ; 1.0                     ; 328 MB              ; 00:02:16                           ;
; Fitter                  ; 00:14:18     ; 1.0                     ; 291 MB              ; 00:14:18                           ;
; Assembler               ; 00:00:03     ; 1.0                     ; 244 MB              ; 00:00:03                           ;
; Classic Timing Analyzer ; 00:00:06     ; 1.0                     ; 261 MB              ; 00:00:06                           ;
; Total                   ; 00:16:44     ; --                      ; --                  ; 00:16:43                           ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+


+---------------------------------------------------------------------------------------+
; Flow OS Summary                                                                       ;
+-------------------------+------------------+------------+------------+----------------+
; Module Name             ; Machine Hostname ; OS Name    ; OS Version ; Processor type ;
+-------------------------+------------------+------------+------------+----------------+
; Analysis & Synthesis    ; CSTO9972979      ; Windows XP ; 5.2        ; x86_64         ;
; Fitter                  ; CSTO9972979      ; Windows XP ; 5.2        ; x86_64         ;
; Assembler               ; CSTO9972979      ; Windows XP ; 5.2        ; x86_64         ;
; Classic Timing Analyzer ; CSTO9972979      ; Windows XP ; 5.2        ; x86_64         ;
+-------------------------+------------------+------------+------------+----------------+


------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off DE1_TOP -c de1_top
quartus_fit --read_settings_files=off --write_settings_files=off DE1_TOP -c de1_top
quartus_asm --read_settings_files=off --write_settings_files=off DE1_TOP -c de1_top
quartus_tan --read_settings_files=off --write_settings_files=off DE1_TOP -c de1_top --timing_analysis_only



Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.