OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [AUTHORS] - Rev 1771

Go to most recent revision | Compare with Previous | Blame | View Log


Authors of the OpenRISC 1000 architectural simulator
====================================================

Damjan Lampret, <lampret@opencores.org>
  Original author of the simulator.

Johan Rydberg, <johan.rydberg@netinsight.se>
  Added support for GNU readline aswell as adopted
  it to GNU autoconf and automake.

Jimmy Chen-Min Chen, <jimmy@ee.nctu.edu.tw>
  Defined and Added support for OR16 ISA(cpu/or16).
  05/04/2000

Richard Prescott, <rip@step.polymtl.ca>
  Added channels for peripheral to communicate with host

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.