OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_2_x/] [or1ksim/] [testbench/] [except_mc.ld] - Rev 1765

Compare with Previous | Blame | View Log

MEMORY
        {
        except : ORIGIN = 0x00000000, LENGTH = 0x00002000
        flash  : ORIGIN = 0x00002000, LENGTH = 0x001fe000
        ram    : ORIGIN = 0x40000000, LENGTH = 0x00200000
        }
 
SECTIONS
{
      .except :
        {
        *(.except)
         _src_beg = .;
        } > except
      .text :
        AT ( ADDR (.except) + SIZEOF (.except) )
        {
        _dst_beg = .;
        *(.text)
        *(.rodata)
        } > ram
      .data :
        AT ( ADDR (.except) + SIZEOF (.except) + SIZEOF (.text))
        {
        *(.data)
        _dst_end = .;
        } > ram
      .bss :
        {
        *(.bss)
        } > ram
      .stack  ALIGN(0x10) (NOLOAD):
        {
        *(.stack)
        _ram_end = .;
        } > ram
} 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.