OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [final_interface/] [gdb-5.0/] [sim/] [v850/] [Makefile.in] - Rev 1765

Compare with Previous | Blame | View Log

#    Makefile template for Configure for the V850 sim library.
#    Copyright (C) 1996, 1997 Free Software Foundation, Inc.
#    Written by Cygnus Support.
# 
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; either version 2 of the License, or
# (at your option) any later version.
# 
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
# 
# You should have received a copy of the GNU General Public License
# along with this program; if not, write to the Free Software
# Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.

## COMMON_PRE_CONFIG_FRAG

SIM_OBJS = \
        $(SIM_NEW_COMMON_OBJS) \
        simops.o interp.o \
        itable.o semantics.o idecode.o icache.o engine.o irun.o support.o \
        sim-engine.o \
        sim-hload.o \
        sim-hrw.o \
        sim-resume.o \
        sim-reason.o \
        sim-stop.o

SIM_RUN_OBJS = nrun.o

# List of extra dependencies.
# Generally this consists of simulator specific files included by sim-main.h.
SIM_EXTRA_DEPS = v850_sim.h sim-main.h simops.h itable.h

# List of flags to always pass to $(CC)
SIM_EXTRA_CFLAGS = \
        -DDEBUG \
        -I$(srcdir)/../../newlib/libc/sys/sysnecv850
SIM_EXTRA_CLEAN = clean-extra

INCLUDE = $(sim_main_headers) $(SIM_EXTRA_DEPS) 

NL_TARGET = -DNL_TARGET_v850

## COMMON_POST_CONFIG_FRAG

simops.h table.c: tmp-gencode
tmp-gencode: gencode
        ./gencode >tmp-table.c
        mv tmp-table.c table.c
        ./gencode -h >tmp-simops.h
        mv tmp-simops.h simops.h
        touch tmp-gencode
gencode.o: gencode.c
        $(CC_FOR_BUILD) $(BUILD_CFLAGS) -c $(srcdir)/gencode.c
v850-opc.o: $(srcdir)/../../opcodes/v850-opc.c
        $(CC_FOR_BUILD) $(BUILD_CFLAGS) -c $<
gencode: gencode.o v850-opc.o
        $(CC_FOR_BUILD) $(BUILD_CFLAGS) -o gencode gencode.o v850-opc.o



BUILT_SRC_FROM_IGEN = \
        icache.h \
        icache.c \
        idecode.h \
        idecode.c \
        semantics.h \
        semantics.c \
        model.h \
        model.c \
        support.h \
        support.c \
        itable.h \
        itable.c \
        engine.h \
        engine.c \
        irun.c
$(BUILT_SRC_FROM_IGEN): tmp-igen simops.h
#

.PHONY: clean-igen
clean-igen:
        rm -f $(BUILT_SRC_FROM_IGEN)
        rm -f tmp-igen tmp-insns

../igen/igen:
        cd ../igen && $(MAKE)

IGEN_TRACE= # -G omit-line-numbers # -G trace-rule-selection -G trace-rule-rejection -G trace-entries
IGEN_INSN=$(srcdir)/v850.igen
IGEN_DC=$(srcdir)/v850-dc
tmp-igen: $(IGEN_INSN) $(IGEN_DC) ../igen/igen
        cd ../igen && $(MAKE)
        ../igen/igen \
                $(IGEN_TRACE) \
                -G gen-direct-access \
                -i $(IGEN_INSN) \
                -o $(IGEN_DC) \
                -x \
                -n icache.h    -hc tmp-icache.h \
                -n icache.c    -c  tmp-icache.c \
                -n semantics.h -hs tmp-semantics.h \
                -n semantics.c -s  tmp-semantics.c \
                -n idecode.h   -hd tmp-idecode.h \
                -n idecode.c   -d  tmp-idecode.c \
                -n model.h     -hm tmp-model.h \
                -n model.c     -m  tmp-model.c \
                -n support.h   -hf tmp-support.h \
                -n support.c   -f  tmp-support.c \
                -n itable.h    -ht tmp-itable.h \
                -n itable.c    -t  tmp-itable.c \
                -n engine.h    -he tmp-engine.h \
                -n engine.c    -e  tmp-engine.c \
                -n irun.c      -r  tmp-irun.c
        $(srcdir)/../../move-if-change tmp-icache.h icache.h
        $(srcdir)/../../move-if-change tmp-icache.c icache.c
        $(srcdir)/../../move-if-change tmp-idecode.h idecode.h
        $(srcdir)/../../move-if-change tmp-idecode.c idecode.c
        $(srcdir)/../../move-if-change tmp-semantics.h semantics.h
        $(srcdir)/../../move-if-change tmp-semantics.c semantics.c
        $(srcdir)/../../move-if-change tmp-model.h model.h
        $(srcdir)/../../move-if-change tmp-model.c model.c
        $(srcdir)/../../move-if-change tmp-support.h support.h
        $(srcdir)/../../move-if-change tmp-support.c support.c
        $(srcdir)/../../move-if-change tmp-itable.h itable.h
        $(srcdir)/../../move-if-change tmp-itable.c itable.c
        $(srcdir)/../../move-if-change tmp-engine.h engine.h
        $(srcdir)/../../move-if-change tmp-engine.c engine.c
        $(srcdir)/../../move-if-change tmp-irun.c irun.c
        touch tmp-igen

clean-extra: clean-igen
        rm -f table.c simops.h gencode

#interp.o: interp.c table.c $(INCLUDE)
simops.o: simops.c $(INCLUDE) targ-vals.h
#table.o: table.c
semantics.o: $(INCLUDE)

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.