OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_56/] [or1ksim/] [testbench/] [acv_uart.cfg] - Rev 1765

Compare with Previous | Blame | View Log

section memory
  /*random_seed = 12345
  type = random*/
  pattern = 0x00
  type = unknown /* Fastest */
  
  nmemories = 2
  device 0
    name = "FLASH"
    ce = 0
    baseaddr = 0xf0000000
    size = 0x00200000
    delayr = 1
    delayw = -1
  enddevice
  
  device 1
    name = "RAM"
    ce = 1
    baseaddr = 0x00000000
    size = 0x00200000
    delayr = 1
    delayw = 1
  enddevice
end

section mc
  enabled = 1
  baseaddr = 0x93000000
  POC = 0x00000008                 /* Power on configuration register */
end

section cpu
  ver = 0x1200
  rev = 0x0001
  /* upr = */
  superscalar = 0
  hazards = 0
  dependstats = 0
end

section sim
  debug = 4 
  verbose = 1
  exe_log = 1
  exe_log_fn = "executed.log"
end

section uart
  baseaddr = 0x9c000000
  jitter = -1                     /* async behaviour */
  16550 =  1
  irq = 19
  vapi_id = 0x100
end

section VAPI
  enabled = 1
  log_enabled = 1
  hide_device_id = 1
  vapi_log_fn = "vapi.log"
  server_port = 9100
end

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.