OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [linux/] [linux-2.4/] [arch/] [mips64/] [mm/] [sc-r5k.c] - Rev 1765

Compare with Previous | Blame | View Log

/*
 * Copyright (C) 1997, 2001 Ralf Baechle (ralf@gnu.org),
 * derived from r4xx0.c by David S. Miller (dm@engr.sgi.com).
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/sched.h>
#include <linux/mm.h>
 
#include <asm/mipsregs.h>
#include <asm/bcache.h>
#include <asm/cacheops.h>
#include <asm/page.h>
#include <asm/pgtable.h>
#include <asm/system.h>
#include <asm/mmu_context.h>
 
/* Secondary cache size in bytes, if present.  */
static unsigned long scache_size;
 
#define SC_LINE 32
#define SC_PAGE (128*SC_LINE)
 
#define cache_op(base,op)                   \
__asm__ __volatile__("				\
		.set noreorder;                 \
		.set mips3;                     \
		cache %1, (%0);                 \
		.set mips0;                     \
		.set reorder"                   \
		:                               \
		: "r" (base),                   \
		  "i" (op));
 
static inline void blast_r5000_scache(void)
{
	unsigned long start = KSEG0;
	unsigned long end = KSEG0 + scache_size;
 
	while(start < end) {
		cache_op(start, R5K_Page_Invalidate_S);
		start += SC_PAGE;
	}
}
 
static void r5k_dma_cache_inv_sc(unsigned long addr, unsigned long size)
{
	unsigned long end, a;
 
	if (size >= scache_size) {
		blast_r5000_scache();
		return;
	}
 
	/* On the R5000 secondary cache we cannot
	 * invalidate less than a page at a time.
	 * The secondary cache is physically indexed, write-through.
	 */
	a = addr & ~(SC_PAGE - 1);
	end = (addr + size - 1) & ~(SC_PAGE - 1);
	while (a <= end) {
		cache_op(a, R5K_Page_Invalidate_S);
		a += SC_PAGE;
	}
}
 
static void r5k_sc_enable(void)
{
        unsigned long flags;
 
	local_irq_save(flags);
	change_c0_config(R5K_CONF_SE, R5K_CONF_SE);
	blast_r5000_scache();
	local_irq_restore(flags);
}
 
static void r5k_sc_disable(void)
{
        unsigned long flags;
 
	local_irq_save(flags);
	blast_r5000_scache();
	change_c0_config(R5K_CONF_SE, 0);
	local_irq_restore(flags);
}
 
static inline int __init r5k_sc_probe(void)
{
	unsigned long config = read_c0_config();
 
	if (config & CONF_SC)
		return(0);
 
	scache_size = (512 * 1024) << ((config & R5K_CONF_SS) >> 20);
 
	printk("R5000 SCACHE size %ldkB, linesize 32 bytes.\n",
			scache_size >> 10);
 
	return 1;
}
 
static struct bcache_ops r5k_sc_ops = {
	.bc_enable = r5k_sc_enable,
	.bc_disable = r5k_sc_disable,
	.bc_wback_inv = r5k_dma_cache_inv_sc,
	.bc_inv = r5k_dma_cache_inv_sc
};
 
void __init r5k_sc_init(void)
{
	if (r5k_sc_probe()) {
		r5k_sc_enable();
		bcops = &r5k_sc_ops;
	}
}
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.