OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [rtems-20020807/] [doc/] [supplements/] [m68k/] [Makefile.am] - Rev 1771

Go to most recent revision | Compare with Previous | Blame | View Log

#
#  COPYRIGHT (c) 1988-2002.
#  On-Line Applications Research Corporation (OAR).
#  All rights reserved.
#
#  Makefile.am,v 1.7 2002/03/28 00:53:46 joel Exp
#


PROJECT = m68k
EDITION = 1

include $(top_srcdir)/project.am
include $(top_srcdir)/supplements/supplement.am

GENERATED_FILES = cpumodel.texi callconv.texi memmodel.texi intr.texi \
    fatalerr.texi bsp.texi cputable.texi timing.texi wksheets.texi \
    timeMVME136.texi

COMMON_FILES = $(top_srcdir)/common/setup.texi \
    $(top_srcdir)/common/cpright.texi $(top_srcdir)/common/timemac.texi

FILES = preface.texi

info_TEXINFOS = m68k.texi
m68k_TEXINFOS = $(FILES) $(COMMON_FILES) $(GENERATED_FILES)

#
#  Chapters which get automatic processing
#

$(srcdir)/cpumodel.texi: cpumodel.t
        $(BMENU2) -p "Preface" \
            -u "Top" \
            -n "Calling Conventions" < $< > $@

$(srcdir)/callconv.texi: callconv.t
        $(BMENU2) -p "CPU Model Dependent Features Extend Byte to Long Instruction" \
            -u "Top" \
            -n "Memory Model" < $< > $@

$(srcdir)/memmodel.texi: memmodel.t
        $(BMENU2) -p "Calling Conventions User-Provided Routines" \
            -u "Top" \
            -n "Interrupt Processing" < $< > $@

# Interrupt Chapter:
#  1.  Replace Times and Sizes
#  2.  Build Node Structure
$(srcdir)/intr.texi: intr_NOTIMES.t MVME136_TIMES
        ${REPLACE2} -p $(srcdir)/MVME136_TIMES $(srcdir)/intr_NOTIMES.t  | \
        $(BMENU2) -p "Memory Model Flat Memory Model" \
            -u "Top" \
            -n "Default Fatal Error Processing" > $@

$(srcdir)/fatalerr.texi: fatalerr.t
        $(BMENU2) -p "Interrupt Processing Interrupt Stack" \
            -u "Top" \
            -n "Board Support Packages" < $< > $@

$(srcdir)/bsp.texi: bsp.t
        $(BMENU2) -p "Default Fatal Error Processing Default Fatal Error Handler Operations" \
            -u "Top" \
            -n "Processor Dependent Information Table" < $< > $@

$(srcdir)/cputable.texi: cputable.t
        $(BMENU2) -p "Board Support Packages Processor Initialization" \
            -u "Top" \
            -n "Memory Requirements" < $< > $@

# Worksheets Chapter:
#  1.  Obtain the Shared File
#  2.  Replace Times and Sizes
#  3.  Build Node Structure

$(srcdir)/wksheets.texi: $(top_srcdir)/common/wksheets.t MVME136_TIMES
        ${REPLACE2} -p $(srcdir)/MVME136_TIMES \
          $(top_srcdir)/common/wksheets.t | \
        $(BMENU2) -p "Processor Dependent Information Table CPU Dependent Information Table" \
            -u "Top" \
            -n "Timing Specification"  > $@

# Timing Specification Chapter:
#  1.  Copy the Shared File
#  3.  Build Node Structure

$(srcdir)/timing.texi: $(top_srcdir)/common/timing.t
        $(BMENU2) -p "Memory Requirements RTEMS RAM Workspace Worksheet" \
            -u "Top" \
            -n "MVME136 Timing Data" < $< > $@

# Timing Data for BSP Chapter:
#  1.  Copy the Shared File
#  2.  Replace Times and Sizes
#  3.  Build Node Structure

$(srcdir)/timeMVME136.texi: $(top_srcdir)/common/timetbl.t timeMVME136.t
        cat $(srcdir)/timeMVME136.t $(top_srcdir)/common/timetbl.t   >timeMVME136_.t
        @echo                                               >>timeMVME136_.t
        @echo "@tex"                                        >>timeMVME136_.t
        @echo "\\global\\advance \\smallskipamount by 4pt"  >>timeMVME136_.t
        @echo "@end tex"                                    >>timeMVME136_.t
        ${REPLACE2} -p $(srcdir)/MVME136_TIMES timeMVME136_.t | \
        $(BMENU2) -p "Timing Specification Terminology" \
            -u "Top" \
            -n "Command and Variable Index" > $@
CLEANFILES += timeMVME136_.t

EXTRA_DIST = MVME136_TIMES bsp.t callconv.t cpumodel.t cputable.t fatalerr.t \
    intr_NOTIMES.t memmodel.t timeMVME136.t timedata.t

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.