OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [uclinux/] [uClinux-2.0.x/] [include/] [asm-mips/] [stackframe.h] - Rev 1765

Compare with Previous | Blame | View Log

/*
 *  include/asm-mips/stackframe.h
 *
 *  Copyright (C) 1994, 1995 Waldorf Electronics
 *  written by Ralf Baechle
 */
 
#ifndef __ASM_MIPS_STACKFRAME_H
#define __ASM_MIPS_STACKFRAME_H
 
/*
 * Stack layout for all exceptions:
 *
 * ptrace needs to have all regs on the stack. If the order here is changed,
 * it needs to be updated in include/asm-mips/ptrace.h
 *
 * The first PTRSIZE*5 bytes are argument save space for C subroutines.
 */
#define FR_REG1		(PTRSIZE*5)
#define FR_REG2		((FR_REG1) + 4)
#define FR_REG3		((FR_REG2) + 4)
#define FR_REG4		((FR_REG3) + 4)
#define FR_REG5		((FR_REG4) + 4)
#define FR_REG6		((FR_REG5) + 4)
#define FR_REG7		((FR_REG6) + 4)
#define FR_REG8		((FR_REG7) + 4)
#define FR_REG9		((FR_REG8) + 4)
#define FR_REG10	((FR_REG9) + 4)
#define FR_REG11	((FR_REG10) + 4)
#define FR_REG12	((FR_REG11) + 4)
#define FR_REG13	((FR_REG12) + 4)
#define FR_REG14	((FR_REG13) + 4)
#define FR_REG15	((FR_REG14) + 4)
#define FR_REG16	((FR_REG15) + 4)
#define FR_REG17	((FR_REG16) + 4)
#define FR_REG18	((FR_REG17) + 4)
#define FR_REG19	((FR_REG18) + 4)
#define FR_REG20	((FR_REG19) + 4)
#define FR_REG21	((FR_REG20) + 4)
#define FR_REG22	((FR_REG21) + 4)
#define FR_REG23	((FR_REG22) + 4)
#define FR_REG24	((FR_REG23) + 4)
#define FR_REG25	((FR_REG24) + 4)
 
/*
 * $26 (k0) and $27 (k1) not saved
 */
#define FR_REG28	((FR_REG25) + 4)
#define FR_REG29	((FR_REG28) + 4)
#define FR_REG30	((FR_REG29) + 4)
#define FR_REG31	((FR_REG30) + 4)
 
/*
 * Saved special registers
 */
#define FR_LO		((FR_REG31) + 4)
#define FR_HI		((FR_LO) + 4)
 
/*
 * Saved cp0 registers follow
 */
#define FR_STATUS	((FR_HI) + 4)
#define FR_EPC		((FR_STATUS) + 4)
#define FR_CAUSE	((FR_EPC) + 4)
 
/*
 * Some goodies...
 */
#define FR_INTERRUPT	((FR_CAUSE) + 4)
#define FR_ORIG_REG2	((FR_INTERRUPT) + 4)
#define FR_PAD1		((FR_ORIG_REG2) + 4)
 
/*
 * Size of stack frame, word/double word alignment
 */
#define FR_SIZE		((((FR_PAD1) + 4) + (PTRSIZE-1)) & ~(PTRSIZE-1))
 
#ifdef __R4000__
 
#define SAVE_ALL                                        \
		mfc0	k0,CP0_STATUS;                  \
		sll	k0,3;     /* extract cu0 bit */ \
		bltz	k0,8f;                          \
		move	k1,sp;                          \
		/*                                      \
		 * Called from user mode, new stack     \
		 */                                     \
		lui	k1,%hi(kernelsp);               \
		lw	k1,%lo(kernelsp)(k1);           \
8:		move	k0,sp;                          \
		subu	sp,k1,FR_SIZE;                  \
		sw	k0,FR_REG29(sp);                \
		sw	$2,FR_REG2(sp);                 \
		sw	$2,FR_ORIG_REG2(sp);            \
		mfc0	v0,CP0_STATUS;                  \
		sw	v0,FR_STATUS(sp);               \
		mfc0	v0,CP0_CAUSE;                   \
		sw	v0,FR_CAUSE(sp);                \
		mfc0	v0,CP0_EPC;                     \
		sw	v0,FR_EPC(sp);                  \
		mfhi	v0;                             \
		sw	v0,FR_HI(sp);                   \
		mflo	v0;                             \
		sw	v0,FR_LO(sp);                   \
		sw	$1,FR_REG1(sp);                 \
		sw	$3,FR_REG3(sp);                 \
		sw	$4,FR_REG4(sp);                 \
		sw	$5,FR_REG5(sp);                 \
		sw	$6,FR_REG6(sp);                 \
		sw	$7,FR_REG7(sp);                 \
		sw	$8,FR_REG8(sp);                 \
		sw	$9,FR_REG9(sp);                 \
		sw	$10,FR_REG10(sp);               \
		sw	$11,FR_REG11(sp);               \
		sw	$12,FR_REG12(sp);               \
		sw	$13,FR_REG13(sp);               \
		sw	$14,FR_REG14(sp);               \
		sw	$15,FR_REG15(sp);               \
		sw	$16,FR_REG16(sp);               \
		sw	$17,FR_REG17(sp);               \
		sw	$18,FR_REG18(sp);               \
		sw	$19,FR_REG19(sp);               \
		sw	$20,FR_REG20(sp);               \
		sw	$21,FR_REG21(sp);               \
		sw	$22,FR_REG22(sp);               \
		sw	$23,FR_REG23(sp);               \
		sw	$24,FR_REG24(sp);               \
		sw	$25,FR_REG25(sp);               \
		sw	$28,FR_REG28(sp);               \
		sw	$30,FR_REG30(sp);               \
		sw	$31,FR_REG31(sp)
 
/*
 * Note that we restore the IE flags from stack. This means
 * that a modified IE mask will be nullified.
 */
#define RESTORE_ALL                                     \
		.set	mips3;                          \
		mfc0	t0,CP0_STATUS;                  \
		ori	t0,0x1f;                        \
		xori	t0,0x1f;                        \
		mtc0	t0,CP0_STATUS;                  \
		\
		lw	v0,FR_STATUS(sp);               \
		lw	v1,FR_LO(sp);                   \
		mtc0	v0,CP0_STATUS;                  \
		mtlo	v1;                             \
		lw	v0,FR_HI(sp);                   \
		lw	v1,FR_EPC(sp);                  \
		mthi	v0;                             \
		mtc0	v1,CP0_EPC;                     \
		lw	$31,FR_REG31(sp);               \
		lw	$30,FR_REG30(sp);               \
		lw	$28,FR_REG28(sp);               \
		lw	$25,FR_REG25(sp);               \
		lw	$24,FR_REG24(sp);               \
		lw	$23,FR_REG23(sp);               \
		lw	$22,FR_REG22(sp);               \
		lw	$21,FR_REG21(sp);               \
		lw	$20,FR_REG20(sp);               \
		lw	$19,FR_REG19(sp);               \
		lw	$18,FR_REG18(sp);               \
		lw	$17,FR_REG17(sp);               \
		lw	$16,FR_REG16(sp);               \
		lw	$15,FR_REG15(sp);               \
		lw	$14,FR_REG14(sp);               \
		lw	$13,FR_REG13(sp);               \
		lw	$12,FR_REG12(sp);               \
		lw	$11,FR_REG11(sp);               \
		lw	$10,FR_REG10(sp);               \
		lw	$9,FR_REG9(sp);                 \
		lw	$8,FR_REG8(sp);                 \
		lw	$7,FR_REG7(sp);                 \
		lw	$6,FR_REG6(sp);                 \
		lw	$5,FR_REG5(sp);                 \
		lw	$4,FR_REG4(sp);                 \
		lw	$3,FR_REG3(sp);                 \
		lw	$2,FR_REG2(sp);                 \
		lw	$1,FR_REG1(sp);                 \
		lw	sp,FR_REG29(sp); /* Deallocate stack */ \
		.set	mips0
 
#else /* !defined (__R4000__) */
 
#error "Implement SAVE_ALL and RESTORE_ALL!"
 
#endif /* !defined (__R4000__) */
 
#endif /* __ASM_MIPS_STACKFRAME_H */
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.